Design of Ultra Low Power Asynchronous Domino Logic Pipeline Using Critical Data Path

被引:0
|
作者
Nirmala, K. [1 ]
Babu, P. Prasanth [1 ]
Prasanth, K. [1 ]
Kumar, D. Maruthi [1 ]
机构
[1] Srinivasa Ramanujan Inst Technol, Elect & Commun Engn, Ananthapuramu 515701, AP, India
关键词
D O I
10.1007/978-981-10-1540-3_25
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
This paper presents Design of ultra low-power asynchronous domino logic pipeline method, which targets to introduce design of latch-free pipe-line targeting to latch-free pipeline. To construct data paths, both dual rail and single rail domino gates are used. Dual-rail domino gates are mainly used to construct critical data paths. Hence the handshake signals are reduced greatly, using critical data path. This pipeline offers low power consumption and high throughput. A 16 x 16 array style multiplier is used for evaluating the proposed pipeline method. Asynchronous static pipeline method is compared with the proposed pipeline method, it saves up to 83.0 and 16.4 % of power.
引用
收藏
页码:237 / 247
页数:11
相关论文
共 50 条
  • [41] An efficient low power method for FinFET domino OR logic circuit
    Kajal
    Sharma, Vijay Kumar
    MICROPROCESSORS AND MICROSYSTEMS, 2022, 95
  • [42] A Low-Power Circuit Technique for Domino CMOS Logic
    Meher, Preetisudha
    Mahapatra, K. K.
    2013 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND SIGNAL PROCESSING (ISSP), 2013, : 256 - 261
  • [43] The design of a low power asynchronous multiplier
    Liu, YJ
    Furber, S
    ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, : 301 - 306
  • [44] Asynchronous design and the pursuit of low power
    Athas, B
    SEVENTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2001, : 2 - 2
  • [45] A Fast and Efficient Add-Compare-Select Structure Using Hybrid Logic Asynchronous Pipeline Design
    Jhamb, Mansi
    Khera, Vinod Kumar
    Pant, Piyush
    Pudi, Hinduja
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (14)
  • [46] Design and Analysis of Adiabatic Logic in Subthreshold Regime for Ultra Low Power Application
    Chanda, Manash
    Sinha, Diptansu
    Basak, Jeet
    Ganguli, Tanushree
    Sarkar, Chandan K.
    2016 CONFERENCE ON EMERGING DEVICES AND SMART SYSTEMS (ICEDSS), 2016, : 42 - +
  • [47] An efficient asynchronous pipeline FIFO for low-power applications
    Gholipour, M
    Afzali-Kusha, A
    Nourani, M
    Khademzadeh, A
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 481 - 484
  • [48] High Throughput and High Capacity Asynchronous Pipeline using Hybrid Logic
    Sravani, K.
    Rao, Rathnamala
    2017 INTERNATIONAL CONFERENCE ON INNOVATIONS IN ELECTRONICS, SIGNAL PROCESSING AND COMMUNICATION (IESC), 2017, : 11 - 15
  • [49] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    Guan Xuguang
    Zhou Duan
    Yang Yintang
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [50] Optimization design of a full asynchronous pipeline circuit based on null convention logic
    管旭光
    周端
    杨银堂
    半导体学报, 2009, 30 (07) : 123 - 128