Quality evaluation of pseudorandom patterns of a logic BIST

被引:0
|
作者
Sato, Yasuo [1 ]
Nakao, Michinobu
机构
[1] Hitachi Ltd, Device Dev Ctr, Ome 1988512, Japan
[2] Hitachi Ltd, Semicond & Integrated Circuits, Kodaira, Tokyo 1878588, Japan
关键词
logic BIST; bridging fault; open fault; delay fault;
D O I
10.1002/ecjb.20323
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Faults based on complex logic phenomena such as bridges, opens, and delays are increasing as microfabrication progresses and chips speeds increase. However, the capacity for detecting such faults with merely a test set, which has the goal of reducing the number of test patterns based on conventional single stuck-at fault models, is not sufficient. This paper offers a multifaceted evaluation of the fault detection capacity of a logic BIST using pseudorandom patterns, based on the idea that the detection of such faults will be possible through the generation of combinations of diverse logic values with many test patterns. Through fault simulation for several fault models and the evaluation of a logic BIST using real devices, it is shown that it is possible to detect faults which could not be detected with a conventional scan test set. (C) 2006 Wiley Periodicals, Inc.
引用
收藏
页码:63 / 70
页数:8
相关论文
共 50 条
  • [1] Efficient compression and application of deterministic patterns in a logic BIST architecture
    Wohl, P
    Waicukauski, JA
    Patel, S
    Amin, MB
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 566 - 569
  • [2] Pseudorandom functional BIST for linear and nonlinear MEMS
    Dhayni, A.
    Mir, S.
    Rufer, L.
    Bounceur, A.
    2006 DESIGN AUTOMATION AND TEST IN EUROPE, VOLS 1-3, PROCEEDINGS, 2006, : 662 - +
  • [3] Pseudorandom BIST for test and characterization of linear and nonlinear MEMS
    Dhayni, A.
    Mir, S.
    Rufer, L.
    Bounceur, A.
    Simeu, E.
    MICROELECTRONICS JOURNAL, 2009, 40 (07) : 1054 - 1061
  • [4] Bit-fixing in pseudorandom sequences for scan BIST
    Touba, NA
    McCluskey, EJ
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (04) : 545 - 555
  • [5] Logic BIST architecture for FPGAs
    Niamat, MY
    Mohan, P
    PROCEEDINGS OF THE 44TH IEEE 2001 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 2001, : 442 - 445
  • [6] A BIST scheme for asynchronous logic
    Alves, VC
    Franca, FMG
    Granja, EP
    SEVENTH ASIAN TEST SYMPOSIUM (ATS'98), PROCEEDINGS, 1998, : 27 - 32
  • [7] Logic BIST for structured ASIC
    Gavrus, Radu
    Gerigan, Carmen
    2006 INTERNATIONAL SEMICONDUCTOR CONFERENCE, VOLS 1 AND 2, 2007, : 437 - +
  • [8] Online BIST and BIST-based diagnosis of FPGA logic blocks
    Abramovici, M
    Stroud, CE
    Emmert, JM
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (12) : 1284 - 1294
  • [9] On using machine learning for logic BIST
    Fagot, C
    Girard, P
    Landrault, C
    ITC - INTERNATIONAL TEST CONFERENCE 1997, PROCEEDINGS: INTEGRATING MILITARY AND COMMERCIAL COMMUNICATIONS FOR THE NEXT CENTURY, 1997, : 338 - 346
  • [10] Pseudorandom scan BIST using improved test point insertion techniques
    Chen, MJ
    Xiang, D
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 2043 - 2046