Quality evaluation of pseudorandom patterns of a logic BIST

被引:0
|
作者
Sato, Yasuo [1 ]
Nakao, Michinobu
机构
[1] Hitachi Ltd, Device Dev Ctr, Ome 1988512, Japan
[2] Hitachi Ltd, Semicond & Integrated Circuits, Kodaira, Tokyo 1878588, Japan
关键词
logic BIST; bridging fault; open fault; delay fault;
D O I
10.1002/ecjb.20323
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Faults based on complex logic phenomena such as bridges, opens, and delays are increasing as microfabrication progresses and chips speeds increase. However, the capacity for detecting such faults with merely a test set, which has the goal of reducing the number of test patterns based on conventional single stuck-at fault models, is not sufficient. This paper offers a multifaceted evaluation of the fault detection capacity of a logic BIST using pseudorandom patterns, based on the idea that the detection of such faults will be possible through the generation of combinations of diverse logic values with many test patterns. Through fault simulation for several fault models and the evaluation of a logic BIST using real devices, it is shown that it is possible to detect faults which could not be detected with a conventional scan test set. (C) 2006 Wiley Periodicals, Inc.
引用
收藏
页码:63 / 70
页数:8
相关论文
共 50 条
  • [41] At-speed logic BIST for IP cores
    Cheon, B
    Lee, E
    Wang, LT
    Wen, X
    Hsu, P
    Cho, J
    Park, J
    Chao, H
    Wu, S
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 860 - 861
  • [42] Logic BIST using constrained scan cells
    Lai, LY
    Rinderknecht, T
    Cheng, WT
    Patel, JH
    22ND IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2004, : 199 - 205
  • [43] FPGAs BIST evaluation
    Parreira, A
    Teixeira, JP
    Santos, MB
    FIELD-PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2004, 3203 : 333 - 343
  • [44] A Flexible Scan-in Power Control Method in Logic BIST and Its Evaluation with TEG Chips
    Kato, Takaaki
    Wang, Senling
    Sato, Yasuo
    Kajihara, Seiji
    Wen, Xiaoqing
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2020, 8 (03) : 591 - 601
  • [45] Silicon evaluation of logic proximity bridge patterns
    Tran, Eric N.
    Kasulasrinivas, Vishwashanth
    Chakravarty, Sreejit
    24TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2006, : 78 - 83
  • [46] Evaluation of hydrogeochemistry and water quality in Bist-Doab region, Punjab, India
    Purushothaman, P.
    Rao, M. Someshwar
    Rawat, Y. S.
    Kumar, C. P.
    Krishan, Gopal
    Parveen, T.
    ENVIRONMENTAL EARTH SCIENCES, 2014, 72 (03) : 693 - 706
  • [47] Evaluation of hydrogeochemistry and water quality in Bist-Doab region, Punjab, India
    P. Purushothaman
    M. Someshwar Rao
    Y. S. Rawat
    C. P. Kumar
    Gopal Krishan
    T. Parveen
    Environmental Earth Sciences, 2014, 72 : 693 - 706
  • [48] An effort-minimized logic BIST implementation method
    Gu, XL
    Chung, SS
    Tsang, F
    Tofte, JA
    Rahmanian, H
    INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1002 - 1010
  • [49] Hierarchical compactor design for diagnosis in deterministic logic BIST
    Wohl, P
    Waicukauski, JA
    Patel, S
    Hay, C
    Gizdarski, E
    Mathew, B
    23RD IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2005, : 359 - 365
  • [50] Practical Challenges in Logic BIST Implementation - Case Studies
    Wu, Shianling
    Furukawa, Hiroshi
    Sheu, Boryau
    Wang, Laung-Terng
    Chao, Hao-Jan
    Yu, Lizhen
    Wen, Xiaoqing
    Murakami, Michio
    PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 265 - 265