Interconnect-aware high-level synthesis for low power

被引:20
|
作者
Zhong, L [1 ]
Jha, NK [1 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
关键词
D O I
10.1109/ICCAD.2002.1167521
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Interconnects (wires, buffers, clock distribution networks, multiplexers and busses) consume a significant fraction of total circuit power. In this work, we demonstrate the importance of optimizing on-chip interconnects for power during high-level synthesis. We present a methodology to integrate interconnect power optimization into high-level synthesis. Our binding algorithm not only reduces power consumption in functional units and registers in the resultant register-transfer level (RTL) architecture, but also optimizes interconnects for power. We take physical design information into account for this purpose. To estimate interconnect power consumption accurately for deep sub-micron (DSM) technologies, wire coupling capacitance is taken into, consideration. We observed that there is significant spurious (i.e., unnecessary) switching activity in the interconnects and propose techniques to reduce it. Compared to interconnect-unaware power-optimized circuits, our experimental results show that interconnect power can be reduced by 53.1% on an average, while reducing overall power by an average of 26.8% with 0.5% area overhead. Compared to area-optimized circuits, the interconnect power reduction is 72.9% and overall power reduction is 56.0% with 44.4% area overhead.
引用
收藏
页码:110 / 117
页数:8
相关论文
共 50 条
  • [1] Interconnect-aware low-power high-level synthesis
    Zhong, L
    Jha, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (03) : 336 - 351
  • [2] Interconnect-Aware High-Level Design Methodologies for Low-Power VLSIs
    Kameyama, Michitaka
    Hariyama, Masanori
    [J]. TOWARDS GREEN ICT, 2010, 9 : 265 - 274
  • [3] Coupling-aware high-level interconnect synthesis for low power
    Lyuh, CG
    Kim, TW
    Kim, KW
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 609 - 613
  • [4] Interconnect driven low power high-level synthesis
    Stammermann, A
    Helms, D
    Schulte, M
    Schulz, A
    Nebel, W
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 131 - 140
  • [5] Coupling-aware high-level interconnect synthesis
    Lyuh, CG
    Kim, T
    Kim, KW
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (01) : 157 - 164
  • [6] High-level synthesis for low power
    Macii, E
    [J]. LOW POWER DESIGN IN DEEP SUBMICRON ELECTRONICS, 1997, 337 : 381 - 393
  • [7] A fragmentation aware High-Level Synthesis flow for low power heterogenous datapaths
    Del Barrio, Alberto A.
    Memik, Seda Ogrenci
    Molina, Maria C.
    Mendias, Jose M.
    Hermida, Roman
    [J]. INTEGRATION-THE VLSI JOURNAL, 2013, 46 (02) : 119 - 130
  • [8] Leakage Power Aware Scheduling in High-Level Synthesis
    Wang, Nan
    Chen, Song
    Hao, Cong
    Zhang, Haoran
    Yoshimura, Takeshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (04) : 940 - 951
  • [9] Interconnect-aware pipeline synthesis for array based reconfigurable architectures
    Gao, Shanghua
    Seto, Kenshu
    Komatsu, Satoshi
    Fujita, Masahiro
    [J]. EMBEDDED SYSTEM DESIGN: TOPICS, TECHNIQUES AND TRENDS, 2007, 231 : 121 - 134
  • [10] Interconnect-Aware Pipeline Synthesis for Array-Based Architectures
    Gao, Shanghua
    Yoshida, Hiroaki
    Seto, Kenshu
    Komatsu, Satoshi
    Fujita, Masahiro
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (06) : 1464 - 1475