Coupling-aware high-level interconnect synthesis

被引:17
|
作者
Lyuh, CG [1 ]
Kim, T
Kim, KW
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn & Comp Sci, Taejon 305701, South Korea
[2] Korea Adv Inst Sci & Technol, Adv Informat Technol Res Ctr, Taejon 305701, South Korea
[3] Brocade Commun Syst Inc, San Jose, CA 95110 USA
关键词
coupling capacitance; high-level synthesis; interconnect synthesis; power optimization;
D O I
10.1109/TCAD.2003.819892
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Ultra-deep submicron technology and system-on-chip have resulted in a considerable portion of power dissipated on buses, in which the major sources of the power dissipation are: 1) the self transition activities on the signal lines and 2) the coupled transition activities of the lines. However, there has been no easy way of optimizing 1 and 2 simultaneously at an early stage of the synthesis process. In this paper, we propose a new (on-chip) bus synthesis algorithm to minimize the total sum of 1 and 2 in the microarchitecture synthesis. Specifically, unlike the previous approaches in which 1 and 2 are minimized sequentially without any interaction between them, or only one of them is minimized, we, given a scheduled datallow graph to be synthesized, minimize 1 and 2 simultaneously by formulating and solving the two important issues in an integrated fashion: binding data transfers to buses and determining a (physical) order of signal lines in each bus, both of which are the most critical factors that affect the results of 1 and 2. Experimental results on a number of benchmark problems show that the proposed integrated low-power bus synthesis algorithm reduces power consumption by 24.8%, 40.3%, and 18.1% on average over those in (Chang and Pedram 1995, for minimizing 1 only), (Shin and Sakurai 2001, for 2 only) and (Shin and Sakurai 2001 and Chang and Pegram 1995, for 1 and then 2), respectively.
引用
收藏
页码:157 / 164
页数:8
相关论文
共 50 条
  • [1] Coupling-aware high-level interconnect synthesis for low power
    Lyuh, CG
    Kim, TW
    Kim, KW
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 609 - 613
  • [2] Interconnect-aware high-level synthesis for low power
    Zhong, L
    Jha, NK
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 110 - 117
  • [3] Interconnect-aware low-power high-level synthesis
    Zhong, L
    Jha, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (03) : 336 - 351
  • [4] Interconnect coupling-aware driver modeling in static noise analysis for nanometer circuits
    Bai, XL
    Chandra, R
    Dey, S
    Srinivas, PV
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (08) : 1256 - 1263
  • [5] Interconnect driven low power high-level synthesis
    Stammermann, A
    Helms, D
    Schulte, M
    Schulz, A
    Nebel, W
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2003, 2799 : 131 - 140
  • [6] Leakage Power Aware Scheduling in High-Level Synthesis
    Wang, Nan
    Chen, Song
    Hao, Cong
    Zhang, Haoran
    Yoshimura, Takeshi
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2014, E97A (04) : 940 - 951
  • [7] Latte: Locality Aware Transformation for High-Level Synthesis
    Cong, Jason
    Wei, Peng
    Yu, Cody Hao
    Zhou, Peipei
    [J]. PROCEEDINGS 26TH IEEE ANNUAL INTERNATIONAL SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES (FCCM 2018), 2018, : 125 - 128
  • [8] Timing variation-aware high-level synthesis
    Jong, Jongyoon
    Kim, Taewhan
    [J]. IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 424 - 428
  • [9] Interconnect-Aware High-Level Design Methodologies for Low-Power VLSIs
    Kameyama, Michitaka
    Hariyama, Masanori
    [J]. TOWARDS GREEN ICT, 2010, 9 : 265 - 274
  • [10] On the Correlation between Resource Minimization and Interconnect Complexities in High-Level Synthesis
    Dutt, Shantanu
    Zhang, Xiuyan
    Shi, Ouwen
    [J]. PROCEEDINGS OF THE 2021 TWENTY SECOND INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2021), 2021, : 355 - 360