A Comprehensive Reliability Study on a CoWoS 3D IC Package

被引:0
|
作者
Hariharan, Ganesh [1 ]
Chaware, Raghunandan [1 ]
Singh, Inderjit [1 ]
Lin, Jeff [1 ]
Yip, Laurene [1 ]
Ng, Kenny [1 ]
Pai, S. Y. [1 ]
机构
[1] Xilinx Inc, 2100 Logic Dr, San Jose, CA 95124 USA
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Assembly of stacked die side by side on a passive interposer enables high-bandwidth connectivity between multiple die by providing a significantly large number of die to die connections that otherwise are not possible in a multi chip-module (MCM) configuration. It also provides much lower latency and consumes dramatically lower power than either the multiple FPGA or MCM approach. This enables integration of massive quantities of interconnect logic, transceivers, and on-chip resources within a single package. However, this also poses critical challenge of testing the reliability of inter die connections during board level testing. Traditionally, flip chip reliability evaluations use independent component and board level methods to capture various failure modes. The board level method is often a simple daisy chain test method that targets the Ball Grid Array (BGA) solder balls. The component level test captures the C4 and active circuitry but ignore BGA and the effect of board mounting assembly process. Given complexities in terms of geometry, material and assembly process, 3D IC packages are more sensitive to warpage changes. Small changes in warpage can have a significant reliability impact on the thin interposer as well as the stacked silicon. A unified test methodology that can test the top FPGA die, inter die interconnections, TSV, C4 bumps and BGA connections while being mounted on a board is the most comprehensive method for performing reliability evaluations on a 3DIC package, much like an end user/customer would see in their application. This paper presents a novel methodology and results of a comprehensive functional board level reliability evaluation on a 3D IC package assembled using Chip on Wafer on Substrate (CoWoSTM) process. The comprehensive reliability evaluation method discussed in this paper uses a specially designed test board for mounting the functional device. The test board much like a probe card provides access to active circuitry in the stacked silicon. This enables identifying any small silicon crack, Low-K delamination or degradation in the active silicon. Additionally the test board also provides access to 85000 die to die microbump interconnections. Having access to the microbump is very important as they form 80% of the interconnections and more susceptible to failure due to their geometry and material complexities. Finally, all other general purpose IO's can also be tested much like a daisy chain board level vehicle. The reliability of the CoWoS 3DIC device mounted on the board was tested for various high temperature storage and thermal cycling test conditions for beyond JEDEC requirements. The comprehensive test methodology was effective in capturing various failure modes and their interactions. The results of this study have clearly demonstrated the robustness of the CoWoS 3D IC device. The packages and FPGA die survived extended tests well beyond the JEDEC test requirements.
引用
收藏
页码:573 / 577
页数:5
相关论文
共 50 条
  • [41] Characterization and Reliability Assessment of Solder Microbumps and Assembly for 3D IC Integration
    Lee, Ching-Kuan
    Chang, Tao-Chih
    Huang, Yu-Jiau
    Fu, Huan-Chun
    Huang, Jui-Hsiung
    Hsiao, Zhi-Cheng
    Lau, John H.
    Ko, Cheng-Ta
    Cheng, Ren-Shin
    Chang, Pei-Chen
    Kao, Kuo-Shu
    Lu, Yu-Lan
    Lo, Robert
    Kao, M. J.
    2011 IEEE 61ST ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2011, : 1468 - 1474
  • [42] Modelling and analysis of the effect of stacking chips with TSVs in 3D IC package encapsulation process
    Khor, Chu Yee
    Abdullah, Mohd Zulkifly
    MAEJO INTERNATIONAL JOURNAL OF SCIENCE AND TECHNOLOGY, 2012, 6 (02) : 159 - 185
  • [43] 3D modeling of electromigration combined with thermal-mechanical effect for IC device and package
    Liu, Yong
    Irving, Scott
    Luk, Timwah
    EUROSIME 2007: THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICRO-ELECTRONICS AND MICRO-SYSTEMS, PROCEEDINGS, 2007, : 645 - +
  • [44] 3D Modeling of electromigration combined with thermal-mechanical effect for IC device and package
    Liu, Yong
    Liang, Lihua
    Irving, Scott
    Luk, Timwah
    MICROELECTRONICS RELIABILITY, 2008, 48 (06) : 811 - 824
  • [45] Comprehensive Study of the Impact of TSV Induced Thermo-mechanical Stress on 3D IC Device Performance
    Lee, Hui Min
    Li, Er-Ping
    Liu, En-Xiao
    Samudra, G. S.
    2013 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2013, : 36 - 39
  • [46] Reliability study of 3D IC structure under thermal power consumption load by Finite Element Simulation
    Yuan, Hang
    Ma, Haoran
    Guo, Tianhao
    Xing, Jing
    Guo, Ying
    Ma, Haitao
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [47] IC Packaging: 3D IC Technology and Methods
    Kumar, Adesh
    Verma, Gaurav
    Nath, Vijay
    Choudhury, Sushabhan
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON NANO-ELECTRONICS, CIRCUITS & COMMUNICATION SYSTEMS, 2017, 403 : 303 - 317
  • [48] NEW EPOXY PACKAGE INCREASES IC RELIABILITY
    HNATEK, ER
    SOLID STATE TECHNOLOGY, 1972, 15 (11) : 44 - &
  • [49] Influence of Package Failure on IC's Reliability
    Lin Xiao-ling
    Lian Jian-wen
    Zhu Liang-biao
    2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 114 - +
  • [50] Study on 3D stack package with anodic alumina substrate
    Luo, Yan
    Wang, Lichun
    Liu, Mifeng
    Zhao, Yong
    Wu, Weiwei
    Ren, Weipeng
    2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 1391 - 1395