A Comprehensive Reliability Study on a CoWoS 3D IC Package

被引:0
|
作者
Hariharan, Ganesh [1 ]
Chaware, Raghunandan [1 ]
Singh, Inderjit [1 ]
Lin, Jeff [1 ]
Yip, Laurene [1 ]
Ng, Kenny [1 ]
Pai, S. Y. [1 ]
机构
[1] Xilinx Inc, 2100 Logic Dr, San Jose, CA 95124 USA
来源
2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2015年
关键词
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Assembly of stacked die side by side on a passive interposer enables high-bandwidth connectivity between multiple die by providing a significantly large number of die to die connections that otherwise are not possible in a multi chip-module (MCM) configuration. It also provides much lower latency and consumes dramatically lower power than either the multiple FPGA or MCM approach. This enables integration of massive quantities of interconnect logic, transceivers, and on-chip resources within a single package. However, this also poses critical challenge of testing the reliability of inter die connections during board level testing. Traditionally, flip chip reliability evaluations use independent component and board level methods to capture various failure modes. The board level method is often a simple daisy chain test method that targets the Ball Grid Array (BGA) solder balls. The component level test captures the C4 and active circuitry but ignore BGA and the effect of board mounting assembly process. Given complexities in terms of geometry, material and assembly process, 3D IC packages are more sensitive to warpage changes. Small changes in warpage can have a significant reliability impact on the thin interposer as well as the stacked silicon. A unified test methodology that can test the top FPGA die, inter die interconnections, TSV, C4 bumps and BGA connections while being mounted on a board is the most comprehensive method for performing reliability evaluations on a 3DIC package, much like an end user/customer would see in their application. This paper presents a novel methodology and results of a comprehensive functional board level reliability evaluation on a 3D IC package assembled using Chip on Wafer on Substrate (CoWoSTM) process. The comprehensive reliability evaluation method discussed in this paper uses a specially designed test board for mounting the functional device. The test board much like a probe card provides access to active circuitry in the stacked silicon. This enables identifying any small silicon crack, Low-K delamination or degradation in the active silicon. Additionally the test board also provides access to 85000 die to die microbump interconnections. Having access to the microbump is very important as they form 80% of the interconnections and more susceptible to failure due to their geometry and material complexities. Finally, all other general purpose IO's can also be tested much like a daisy chain board level vehicle. The reliability of the CoWoS 3DIC device mounted on the board was tested for various high temperature storage and thermal cycling test conditions for beyond JEDEC requirements. The comprehensive test methodology was effective in capturing various failure modes and their interactions. The results of this study have clearly demonstrated the robustness of the CoWoS 3D IC device. The packages and FPGA die survived extended tests well beyond the JEDEC test requirements.
引用
收藏
页码:573 / 577
页数:5
相关论文
共 50 条
  • [31] Artificial intelligence deep learning for 3D IC reliability prediction
    Hsu, Po-Ning
    Shie, Kai-Cheng
    Chen, Kuan-Peng
    Tu, Jing-Chen
    Wu, Cheng-Che
    Tsou, Nien-Ti
    Lo, Yu-Chieh
    Chen, Nan-Yow
    Hsieh, Yong-Fen
    Wu, Mia
    Chen, Chih
    Tu, King-Ning
    SCIENTIFIC REPORTS, 2022, 12 (01)
  • [32] Effects of TSV Interposer on the Reliability of 3D IC Integration SiP
    Lau, John H.
    Zhang, Xiaowu
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 65 - +
  • [33] ESD Verification of a 2.5D CoWoS Package Design
    Cao, Sen
    Wu, Chenfei
    Zhou, Guohua
    Ouyang, Keqing
    Yan, Quan
    2022 INTERNATIONAL EOS/ESD SYMPOSIUM ON DESIGN AND SYSTEM (IEDS), 2022,
  • [34] Chip/Package Mechanical Stress Impact on 3-D IC Reliability and Mobility Variations
    Jung, Moongon
    Pan, David Z.
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (11) : 1694 - 1707
  • [35] 3D IC-Package-Board Co-analysis using 3D EM Simulation for Mobile Applications
    Kostka, Darryl
    Song, Taigon
    Lim, Sung Kyu
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2113 - 2120
  • [36] Increasing IC Leadframe Package Reliability
    Hart, Dan
    Lee, Bruce
    Ganjei, John
    EPTC: 2008 10TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS 1-3, 2008, : 1209 - 1213
  • [37] A Novel 3D IC Wafer-Level-Package for New Wave MEMS
    Huang, Che-Hau
    Schuler-Wakins, Sebastian
    Ou, Ying-Te
    Wang, Yung-Hui
    Reichenbach, Ralf
    Polityko, David
    Hansen, Uwe
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 603 - 608
  • [38] TCAD Modeling of Stress Impact on Performance and Reliability in 3D IC Structures
    Xu, Xiaopeng
    Karmarkar, Aditya
    STRESS INDUCED PHENOMENA AND RELIABILITY IN 3D MICROELECTRONICS, 2014, 1601 : 128 - 137
  • [39] Temperature Cycling and Drop Reliability of a 3D System-in-Package Device
    Xi, Jia
    Lin, Kun
    Xiao, Fei
    Sun, Xiaofeng
    2014 15TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2014, : 963 - 966
  • [40] Can AI help reliability analysis of 3D IC mobile devices?
    Tu, K. N.
    Liu, Yingxia
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 80 - 83