Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time

被引:3
|
作者
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Time-mode circuits; Time-to-digital converters (TDCs); Pulse-shrinking TDCs; RING OSCILLATORS; PHASE NOISE; CMOS; JITTER;
D O I
10.1007/s10470-017-0949-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A silicon-efficient time-interleaved pulse-shrinking time-to-digital converter (TDC) is proposed. The proposed TDC consists of a 16-stage coarse pulse-shrinking TDC with constant per-stage shrinkage 4.8 ns and a pair of 16-stage fine pulse-shrinking TDCs operated in a time-interleaved manner with constant per-stage shrinkage 296 ps. A simple residual time extraction method is proposed to extract the residual pulse of the coarse TDC simultaneously with digitization carried out by the TDC so that the digitization can be carried out by both the coarse and fine TDCs simultaneously to minimize conversion time. The characteristics of the proposed TDC including silicon consumption, power consumption, conversion time, jitter, and mismatch-induced timing errors are investigated. The proposed TDC was implemented in an IBM 130 nm 1.2 V CMOS technology. Simulation results show that the TDC offers 0.296-76.8 ns dynamic range, 850 ps conversion time, 0.285 LSB differential nonlinearity, and 0.78 LSB integral nonlinearity while consuming 7 mW.
引用
收藏
页码:385 / 398
页数:14
相关论文
共 50 条
  • [21] A MULTIRANGE TIME-TO-DIGITAL CONVERTER
    ZINOV, VG
    MARIN, NA
    SELIKOV, AV
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 1993, 36 (06) : 891 - 893
  • [22] A MULTISTOP TIME-TO-DIGITAL CONVERTER
    FESTA, E
    SELLEM, R
    NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH, 1981, 188 (01): : 99 - 104
  • [23] Time-interleaved A/D converter with channel randomization
    Jin, HW
    Lee, E
    Hassoun, M
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 425 - 428
  • [24] A Digital Time Skew Calibration Technique for Time-Interleaved ADCs
    Qiu, Lei
    Tang, Kai
    Zheng, Yuanjin
    Siek, Liter
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2297 - 2300
  • [25] Time-Interleaved Analog-to-Digital Conversion With Online Adaptive Equalization
    Liu, Wenbo
    Chiu, Yun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (07) : 1384 - 1395
  • [26] CMOS time-to-digital converter without delay time
    Choi, JH
    IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [27] A Pipeline Time-to-Digital Converter with a Programmable Time Amplifier
    Wang, Zixuan
    Xu, Hao
    Ding, Hao
    Xia, Xiaojuan
    Ji, Xincun
    Hu, Shanwen
    Guo, Yufeng
    Wang, Rong
    He, Haihang
    2018 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS & INDUSTRIAL ELECTRONICS (ISCAIE 2018), 2018, : 372 - 375
  • [28] 0.25-4 ns 185 MS/s 4-bit Pulse-Shrinking Time-to-Digital Converter in 130 nm CMOS Using a 2-Step Conversion Scheme
    Park, Young Jun
    Yuan, Fei
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [29] A CMOS pulse-shrinking delay element for time interval measurement
    Chen, PK
    Liu, SI
    Wu, JS
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (09): : 954 - 958
  • [30] Time-Interleaved Analog-to-Digital-Converter Compensation Using Multichannel Filters
    Lim, Yong Ching
    Zou, Yue-Xian
    Lee, Jun Wei
    Chan, Shing-Chow
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (10) : 2234 - 2247