Time-interleaved pulse-shrinking time-to-digital converter with reduced conversion time

被引:3
|
作者
Park, Young Jun [1 ]
Yuan, Fei [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Time-mode circuits; Time-to-digital converters (TDCs); Pulse-shrinking TDCs; RING OSCILLATORS; PHASE NOISE; CMOS; JITTER;
D O I
10.1007/s10470-017-0949-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A silicon-efficient time-interleaved pulse-shrinking time-to-digital converter (TDC) is proposed. The proposed TDC consists of a 16-stage coarse pulse-shrinking TDC with constant per-stage shrinkage 4.8 ns and a pair of 16-stage fine pulse-shrinking TDCs operated in a time-interleaved manner with constant per-stage shrinkage 296 ps. A simple residual time extraction method is proposed to extract the residual pulse of the coarse TDC simultaneously with digitization carried out by the TDC so that the digitization can be carried out by both the coarse and fine TDCs simultaneously to minimize conversion time. The characteristics of the proposed TDC including silicon consumption, power consumption, conversion time, jitter, and mismatch-induced timing errors are investigated. The proposed TDC was implemented in an IBM 130 nm 1.2 V CMOS technology. Simulation results show that the TDC offers 0.296-76.8 ns dynamic range, 850 ps conversion time, 0.285 LSB differential nonlinearity, and 0.78 LSB integral nonlinearity while consuming 7 mW.
引用
收藏
页码:385 / 398
页数:14
相关论文
共 50 条
  • [31] A digital technique for reducing clock jitter effects in time-interleaved A/D converter
    Jin, HW
    Lee, EKF
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 330 - 333
  • [32] A PIPELINED SUBRANGING ANALOG-TO-DIGITAL VIDEO CONVERTER WITH TIME-INTERLEAVED SAMPLING
    PRATAS, J
    VITAL, JC
    FRANCA, JE
    MICROELECTRONICS JOURNAL, 1994, 25 (03) : 183 - 198
  • [33] Compensation of dynamic nonlinear mismatches in time-interleaved analog-to-digital converter
    Wei, Wentao
    Ye, Peng
    Yang, Kuojun
    Song, Jinpeng
    Zeng, Hao
    Zhao, Yu
    IEICE ELECTRONICS EXPRESS, 2019, 16 (07)
  • [34] Time-Interleaved Analog-to-Digital Converters
    Nairn, David G.
    PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, : 289 - 296
  • [35] A Digital PLL With a Stochastic Time-to-Digital Converter
    Kratyuk, Volodymyr
    Hanumolu, Pavan Kumar
    Ok, Kerem
    Moon, Un-Ku
    Mayaram, Kartikeya
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (08) : 1612 - 1621
  • [36] Calibration of Time-Interleaved Errors in Digital Real-Time Oscilloscopes
    Cho, Chihyun
    Lee, Joo Gwang
    Hale, Paul D.
    Jargon, Jeffrey A.
    Jeavons, Peter
    Schlager, John B.
    Dienstfrey, Andrew
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2016, 64 (11) : 4071 - 4079
  • [37] An interpolating time-to-digital converter on an FPGA
    Chulkov, V. A.
    Medvedev, A. V.
    INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2009, 52 (06) : 788 - 792
  • [38] Compact algorithmic time-to-digital converter
    Li, Shuo
    Salthouse, Christopher D.
    ELECTRONICS LETTERS, 2015, 51 (03) : 213 - U36
  • [39] A REVIEW OF CMOS TIME-TO-DIGITAL CONVERTER
    Wang, Zixuan
    Huang, Cheng
    Wu, Jianhui
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2014, 23 (07)
  • [40] Time Skew Calibration for Time-Interleaved Analog-to- Digital Converters
    Hu, Min
    Yi, Pengxing
    Lei, Biting
    Lin, Wentao
    2022 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS, APCCAS, 2022, : 378 - 382