Architecture and implementation of an embedded reconfigurable logic core in CMOS 0.13/μm

被引:0
|
作者
Leijten-Nowak, K [1 ]
Katoch, A [1 ]
机构
[1] Eindhoven Univ Technol, EE Dept, Design Automat Grp, NL-5600 MB Eindhoven, Netherlands
关键词
D O I
10.1109/ASIC.2002.1158021
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Reconfigurable logic is gaining importance in the context of embedded systems. But cost-efficient architectures implementable in standard CMOS technology, and mature design and mapping tools for them are still missing. This paper presents a novel architecture of an embedded reconfigurable logic (RL) core optimised for DSP applications. Tuning towards the application domain allowed to reduce the logic cell implementation cost and the logic cell routing resources by 23% and 28%, respectively, compared to a commercial FPGA device with equivalent functionality. A tile-based approach which enabled the implementation of the RL core at a reduced design effort is also described Finally, some VLSI implementation details of the core and the test chip realised in a standard 0.13mum CMOS process technology are discussed.
引用
收藏
页码:3 / 7
页数:5
相关论文
共 50 条
  • [31] The design and implementation of a reconfigurable USART IP core for embedded computing with support for networks
    El-Mousa, Ali H.
    Anssari, Nasser
    Al-Suyyagh, Ashraf
    Al-Zubi, Hamzah
    WORLD CONGRESS ON ENGINEERING 2008, VOLS I-II, 2008, : 170 - +
  • [32] A 43 GHz 0.13μm CMOS prescaler
    Luo, Tang-Nian
    Bai, Shuen-Yin
    Chen, Yi-Jan Emery
    Ko, Chun-Lin
    Chiu, Chin-Fong
    Juang, Ying-Zong
    2008 IEEE RADIO AND WIRELESS SYMPOSIUM, VOLS 1 AND 2, 2008, : 179 - +
  • [33] The Reliability Study of 0.13μm CMOS Process
    Zhang, Xiaowen
    En, Yunfei
    PROCEEDINGS OF 2014 10TH INTERNATIONAL CONFERENCE ON RELIABILITY, MAINTAINABILITY AND SAFETY (ICRMS), VOLS I AND II, 2014, : 979 - 982
  • [34] A 0.13μm CMOS VGA for multistandard receivers
    D'Amico, S
    Chironi, V
    Baschirotto, A
    2005 PhD Research in Microelectronics and Electronics, Vols 1 and 2, Proceedings, 2005, : 131 - 134
  • [35] A robust embedded ladder-oxide/Cu multilevel interconnect technology for 0.13 μm CMOS generation
    Oda, N
    Ito, S
    Takewaki, T
    Kunishima, H
    Hironaga, N
    Honma, I
    Namba, H
    Yokogawa, S
    Goto, T
    Usami, T
    Ohto, K
    Kubo, A
    Aoki, H
    Suzuki, M
    Yamamoto, Y
    Watanabe, S
    Takeda, T
    Yamada, K
    Kosaka, M
    Horiuchi, T
    2002 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2002, : 34 - 35
  • [36] Designing in device reliability during the development of high-performance CMOS logic technology to 0.13μm
    Nayak, D
    Hao, MY
    Hijab, R
    1997 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP FINAL REPORT, 1997, : 42 - 44
  • [37] A reconfigurable cache architecture embedded systems
    Modarressi, Mehdi
    Hessabi, Shaahin
    Goudarzi, Maziar
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 2247 - +
  • [38] A Reconfigurable PLA Architecture for Nanomagnet Logic
    Crocker, Michael
    Niemier, Michael
    Hu, X. Sharon
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (01)
  • [39] A dynamically reconfigurable architecture for embedded systems
    Sassatelli, G
    Cambon, G
    Galy, J
    Torres, L
    12TH INTERNATIONAL WORKSHOP ON RAPID SYSTEM PROTOTYPING, PROCEEDINGS, 2000, : 32 - 37
  • [40] ALU design using reconfigurable CMOS logic
    Srivastava, A
    Srinivasan, C
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 663 - 666