Architecture and implementation of an embedded reconfigurable logic core in CMOS 0.13/μm

被引:0
|
作者
Leijten-Nowak, K [1 ]
Katoch, A [1 ]
机构
[1] Eindhoven Univ Technol, EE Dept, Design Automat Grp, NL-5600 MB Eindhoven, Netherlands
关键词
D O I
10.1109/ASIC.2002.1158021
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Reconfigurable logic is gaining importance in the context of embedded systems. But cost-efficient architectures implementable in standard CMOS technology, and mature design and mapping tools for them are still missing. This paper presents a novel architecture of an embedded reconfigurable logic (RL) core optimised for DSP applications. Tuning towards the application domain allowed to reduce the logic cell implementation cost and the logic cell routing resources by 23% and 28%, respectively, compared to a commercial FPGA device with equivalent functionality. A tile-based approach which enabled the implementation of the RL core at a reduced design effort is also described Finally, some VLSI implementation details of the core and the test chip realised in a standard 0.13mum CMOS process technology are discussed.
引用
收藏
页码:3 / 7
页数:5
相关论文
共 50 条
  • [21] Single chip digital CMOS implementation of a reconfigurable fuzzy logic traffic controller
    Seyedtabaii, S.
    Khalaji, A.
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2014, 27 (02) : 921 - 928
  • [22] Implementation of a reconfigurable architecture
    Vejanovski, R
    Stojcevski, A
    Singh, J
    Zayegh, A
    Faulkner, M
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 447 - 450
  • [23] Complementary antiparallel Schottky barrier diode pair in a 0.13-μm logic CMOS technology
    Shim, Dongha
    Sankaran, Swaminathan
    Kenneth, K. O.
    IEEE ELECTRON DEVICE LETTERS, 2008, 29 (06) : 606 - 608
  • [24] A Variable-Grain Logic Cell and Routing Architecture for a Reconfigurable IP Core
    Inoue, Kazuki
    Zhao, Qian
    Okamoto, Yasuhiro
    Yosho, Hiroki
    Amagasaki, Motoki
    Iida, Masahiro
    Sueyoshi, Toshinori
    ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2010, 4 (01)
  • [25] An ultra low-power adiabatic adder embedded in a standard 0.13μm CMOS environment
    Amirante, E
    Fischer, J
    Lang, M
    Bargagli-Stoffi, A
    Berthold, J
    Heer, C
    Schmitt-Landsiedel, D
    ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 599 - 602
  • [26] A Reconfigurable Integrated Dispersive Delay Line (RI-DDL) in 0.13-μm CMOS Process
    Xiang, Bo
    Wang, Xiao
    Apsel, Alyssa B.
    IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2013, 61 (07) : 2610 - 2619
  • [27] A reconfigurable architecture of high performance embedded DSP core with vector processing ability
    Chen, J
    Zhou, CX
    Liu, ZB
    Han, L
    Wei, XY
    2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 377 - 380
  • [28] Prototype implementation and evaluation of a multibank embedded memory architecture in programmable logic
    Jin, H
    Manjikian, N
    2003 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS, AND SIGNAL PROCESSING, VOLS 1 AND 2, CONFERENCE PROCEEDINGS, 2003, : 13 - 16
  • [29] Architecture-Independent Negative Logic Implementation for Optically Reconfigurable Gate Arrays
    Fujimori, Takumi
    Watanabe, Minoru
    PROCEEDINGS OF 2016 7TH INTERNATIONAL CONFERENCE ON MECHANICAL AND AEROSPACE ENGINEERING, (ICMAE), 2016, : 381 - 385
  • [30] Implementation of Real Time Reconfigurable Embedded Architecture for People Counting in a Crowd Area
    Songchenchen, Gong
    Bourennane, El-Bay
    MODELLING AND IMPLEMENTATION OF COMPLEX SYSTEMS, 2019, 64 : 219 - 229