A multiple-valued logic approach to the design and verification of hardware circuits

被引:4
|
作者
Rosenmann, Amnon [1 ]
机构
[1] Graz Univ Technol, Inst Discrete Math, Steyrergasse 30, A-8010 Graz, Austria
关键词
Multiple-valued logic; Hardware verification; Hardware simulation; Verification complexity; De Morgan Canonical Form; SIMULATION;
D O I
10.1016/j.jal.2016.01.001
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a novel approach, which is based on multiple-valued logic (MVL), to the verification and analysis of digital hardware designs, which extends the common ternary or quaternary approaches for simulations. The simulations which are performed in the more informative MVL setting reveal details which are either invisible or harder to detect through binary or ternary simulations. In equivalence verification, detecting different behavior under MVL simulations may lead to the discovery of a genuine binary non-equivalence or to a qualitative gap between two designs. The value of a variable in a simulation may hold information about its degree of truth and its "place of birth" and "date of birth". Applications include equivalence verification, initialization, assertions generation and verification, partial control on the flow of data by prioritizing and block-oriented simulations. Much of the paper is devoted to theoretical aspects behind the MVL approach, including the reason for choosing a specific algebra for computations and the introduction of the notions of De Morgan Canonical Form and of verification complexity of Boolean expressions. Two basic simulation-based algorithms are presented, one for satisfying and verifying combinational designs and the other for equivalence verification of sequential designs. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:69 / 93
页数:25
相关论文
共 50 条
  • [41] Logic for static hazard detection of multiple-valued logic circuits with tsum, min, and literals
    Tkagi, N
    Nakashima, K
    [J]. ISMVL 2002: 32ND IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2002, : 46 - 51
  • [42] Implementation of multiple-valued logic circuit with CMOS multiple-valued output gates
    Sakata, Izumi
    [J]. Systems and Computers in Japan, 1989, 20 (02) : 67 - 77
  • [43] Synthesis of quantum multiple-valued circuits
    Miller, D. Michael
    Maslov, Dmitri
    Dueck, Gerhard W.
    [J]. JOURNAL OF MULTIPLE-VALUED LOGIC AND SOFT COMPUTING, 2006, 12 (5-6) : 431 - 450
  • [44] ON THE DESIGN OF COST-TABLES FOR REALIZING MULTIPLE-VALUED CIRCUITS
    SCHUELLER, KA
    BUTLER, JT
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (02) : 178 - 189
  • [45] Signal Processing Algorithms and Multiple-Valued Logic Design Methods
    Astola, Jaakko
    Stankovic, Radomir S.
    [J]. ISMVL 2006: 36TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, 2006, : 98 - +
  • [46] A multiple-valued logic approach for multigranulation rough set model
    She, Yanhong
    He, Xiaoli
    Shi, Huixian
    Qian, Yuhua
    [J]. INTERNATIONAL JOURNAL OF APPROXIMATE REASONING, 2017, 82 : 270 - 284
  • [47] Design of a Conditional Sum Adder Based on Multiple-Valued Logic
    Wu Haixia
    Zhong Shunan
    Qu Xiaonan
    Xia Qianbin
    Cheng Yueyang
    [J]. 2011 INTERNATIONAL CONFERENCE ON ELECTRONICS, COMMUNICATIONS AND CONTROL (ICECC), 2011, : 810 - 813
  • [48] Probabilistic verification of multiple-valued functions
    Dubrova, E
    Sack, H
    [J]. 30TH IEEE INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2000, : 460 - 466
  • [49] A multiple-valued logic approach for multigranulation rough set model
    [J]. Shi, Huixian (rubyshi@163.com), 1600, Elsevier Inc. (82):