A multiple-valued logic approach to the design and verification of hardware circuits

被引:4
|
作者
Rosenmann, Amnon [1 ]
机构
[1] Graz Univ Technol, Inst Discrete Math, Steyrergasse 30, A-8010 Graz, Austria
关键词
Multiple-valued logic; Hardware verification; Hardware simulation; Verification complexity; De Morgan Canonical Form; SIMULATION;
D O I
10.1016/j.jal.2016.01.001
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
We present a novel approach, which is based on multiple-valued logic (MVL), to the verification and analysis of digital hardware designs, which extends the common ternary or quaternary approaches for simulations. The simulations which are performed in the more informative MVL setting reveal details which are either invisible or harder to detect through binary or ternary simulations. In equivalence verification, detecting different behavior under MVL simulations may lead to the discovery of a genuine binary non-equivalence or to a qualitative gap between two designs. The value of a variable in a simulation may hold information about its degree of truth and its "place of birth" and "date of birth". Applications include equivalence verification, initialization, assertions generation and verification, partial control on the flow of data by prioritizing and block-oriented simulations. Much of the paper is devoted to theoretical aspects behind the MVL approach, including the reason for choosing a specific algebra for computations and the introduction of the notions of De Morgan Canonical Form and of verification complexity of Boolean expressions. Two basic simulation-based algorithms are presented, one for satisfying and verifying combinational designs and the other for equivalence verification of sequential designs. (C) 2016 Elsevier B.V. All rights reserved.
引用
收藏
页码:69 / 93
页数:25
相关论文
共 50 条
  • [31] DESIGN FOR MULTIPLE-VALUED LOGIC GATES BASED ON MESFETS
    TRONT, JG
    GIVONE, DD
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1979, 28 (11) : 854 - 862
  • [32] AUTOMATED DESIGN OF MULTIPLE-VALUED LOGIC-CIRCUITS BY AUTOMATIC THEOREM-PROVING TECHNIQUES
    WOJCIECHOWSKI, WS
    WOJCIK, AS
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1983, 32 (09) : 785 - 798
  • [33] FAULT DETECTION FOR MULTIPLE-VALUED LOGIC CIRCUITS WITH FANOUT-FREE
    Pan Zhongliang Dept of Physics South China Normal University Guangzhou
    [J]. JournalofElectronics, 2004, (05) - 383
  • [34] MULTIPLE-VALUED LOGIC - INTRODUCTION
    BUTLER, JT
    [J]. COMPUTER, 1988, 21 (04) : 13 - 15
  • [35] MULTIPLE-VALUED LOGIC - AN IMPLEMENTATION
    DAO, TT
    CAMPBELL, DM
    [J]. OPTICAL ENGINEERING, 1986, 25 (01) : 14 - 21
  • [36] FAULT DETECTION FOR MULTIPLE-VALUED LOGIC CIRCUITS WITH FANOUT-FREE
    Pan Zhongliang (Dept of Physics
    [J]. Journal of Electronics(China), 2004, (05) : 376 - 383
  • [37] Quaternary voltage-mode CMOS circuits for multiple-valued logic
    Thoidis, I
    Soudris, D
    Karafyllidis, I
    Christoforidis, S
    Thanailakis, A
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1998, 145 (02): : 71 - 77
  • [38] Neuron-MOS-Based Dynamic Circuits for Multiple-Valued Logic
    Hang, Guoqiang
    Yang, Yang
    Zhang, Danyan
    Li, Xiaohua
    [J]. 2014 TENTH INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND SECURITY (CIS), 2014, : 166 - 170
  • [39] Multiple-valued logic devices using single-electron circuits
    Yamada, T
    Amemiya, Y
    [J]. SUPERLATTICES AND MICROSTRUCTURES, 2000, 27 (5-6) : 607 - 611
  • [40] CURRENT-MODE CMOS MULTIPLE-VALUED LOGIC-CIRCUITS
    CURRENT, KW
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1994, 29 (02) : 95 - 107