An adaptive frequency synthesizer architecture reducing reference sidebands

被引:0
|
作者
Wang, Haiyong [1 ]
Shou, Guoliang
Wu, Nanjian
机构
[1] Beijing LHWT Microelectr Inc, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An adaptive phase-locked loop (PLL) frequency synthesizer architecture for reducing reference sidebands at the output of the frequency synthesizer is described. The architecture combines two tuning loops: one is the main loop for locking the PLL frequency synthesizer and operating all the time, the other one is auxiliary loop for reducing reference sidebands and operating only when the main loop is closely locked. A 1.8V 1GHz fully integrated CMOS dual-loop frequency synthesizer is designed in a 0.18um CMOS process. The suppression of the reference sidebands of the proposed frequency synthesizer is 13.8dB more than that of the general frequency synthesizer.
引用
收藏
页码:3081 / 3084
页数:4
相关论文
共 50 条
  • [21] Compressed ROM high speed direct digital frequency synthesizer architecture
    Hai, U
    Khan, MN
    Imran, MS
    Rehan, M
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 36 - 39
  • [22] Very Wide Range Frequency Synthesizer Architecture for Avionic SDR Applications
    Ismaili, Zakaria El Alaoui
    Ajib, Wessam
    Gagnon, Francois
    Nabki, Frederic
    2015 IEEE INTERNATIONAL CONFERENCE ON UBIQUITOUS WIRELESS BROADBAND (ICUWB), 2015,
  • [23] A low-power, memoryless direct digital frequency synthesizer architecture
    Palomäki, KI
    Nittylahti, J
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II: COMMUNICATIONS-MULTIMEDIA SYSTEMS & APPLICATIONS, 2003, : 77 - 80
  • [24] Frequency-comb-based ultrastable terahertz-frequency synthesizer traceable to an optical reference
    Kang, Guseon
    Shin, Dong-Chel
    Kim, Jaeyoon
    Kim, Seung-Woo
    Kim, Young-Jin
    TERAHERTZ, RF, MILLIMETER, AND SUBMILLIMETER-WAVE TECHNOLOGY AND APPLICATIONS XVII, 2024, 12885
  • [25] Reducing the level of spurious components in the phase-locked loop frequency synthesizer
    Romanov, S. K.
    Markov, I. A.
    Grechishkin, A. V.
    Maturazov, M. V.
    Savchenko, M. P.
    Maturazova, T. V.
    2017 SYSTEMS OF SIGNAL SYNCHRONIZATION, GENERATING AND PROCESSING IN TELECOMMUNICATIONS (SINKHROINFO), 2017,
  • [26] A 9 mW 1.2 GHz frequency synthesizer IC with minimal reference spurs
    Lee, J
    Lee, S
    Yoh, M
    Ryu, I
    Park, BH
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 1999, 35 : S914 - S917
  • [27] A new adaptive bandwidth, adaptive jitter frequency synthesizer using programmable charge pump circuit
    Taheri, Hamidreza Esmaeili
    Ehsanian, Mehdi
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 96 (03) : 373 - 384
  • [28] A new adaptive bandwidth, adaptive jitter frequency synthesizer using programmable charge pump circuit
    Hamidreza Esmaeili Taheri
    Mehdi Ehsanian
    Analog Integrated Circuits and Signal Processing, 2018, 96 : 373 - 384
  • [29] A low power memoryless ROM design architecture for a direct digital frequency synthesizer
    Alkurwy, Salah
    Ali, Sawal
    Islam, Shabiul
    Idros, Faizul
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2017, 25 (05) : 4023 - 4032
  • [30] A low-power direct digital frequency synthesizer architecture for wireless communications
    Bellaouar, A
    Obrecht, M
    Fahim, A
    Elmasry, MI
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 593 - 596