An adaptive frequency synthesizer architecture reducing reference sidebands

被引:0
|
作者
Wang, Haiyong [1 ]
Shou, Guoliang
Wu, Nanjian
机构
[1] Beijing LHWT Microelectr Inc, Beijing, Peoples R China
[2] Chinese Acad Sci, Inst Semicond, Beijing 100083, Peoples R China
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
An adaptive phase-locked loop (PLL) frequency synthesizer architecture for reducing reference sidebands at the output of the frequency synthesizer is described. The architecture combines two tuning loops: one is the main loop for locking the PLL frequency synthesizer and operating all the time, the other one is auxiliary loop for reducing reference sidebands and operating only when the main loop is closely locked. A 1.8V 1GHz fully integrated CMOS dual-loop frequency synthesizer is designed in a 0.18um CMOS process. The suppression of the reference sidebands of the proposed frequency synthesizer is 13.8dB more than that of the general frequency synthesizer.
引用
收藏
页码:3081 / 3084
页数:4
相关论文
共 50 条
  • [31] Low-power direct digital frequency synthesizer architecture for wireless communications
    Bellaouar, A.
    Obrecht, M.
    Fahim, A.
    Elmasry, M.I.
    Proceedings of the Custom Integrated Circuits Conference, 1999, : 593 - 596
  • [32] A 500 MHz to 6 GHz Frequency Synthesizer Architecture for Cognitive Radio Applications
    Ismaili, Zakaria El Alaoui
    Nabki, Frederic
    Ajib, Wessam
    Boukadoum, Mounir
    2012 19TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (ICECS), 2012, : 597 - 600
  • [33] A novel architecture for integrated CMOS wideband PLL- based frequency synthesizer
    Wang, HY
    Lin, M
    Li, YM
    Chen, HY
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 509 - 511
  • [34] Agile multi-band delta-sigma frequency synthesizer architecture
    Bourdi, T
    Borjak, A
    Kale, L
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V, PROCEEDINGS, 2002, : 413 - 416
  • [35] FAST SWITCHING FREQUENCY-SYNTHESIZER EMPLOYING ADAPTIVE PHASE LOCKED LOOP
    KHADHOURI, SH
    ALARAJI, SR
    ALLOW, JE
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 1985, 31 (04) : 680 - 686
  • [36] A wide-band PLL-based frequency synthesizer with adaptive dynamics
    Wu, Ping-Heng
    Yang, Ching-Yuan
    Chao, So-Ya
    TENCON 2007 - 2007 IEEE REGION 10 CONFERENCE, VOLS 1-3, 2007, : 981 - 984
  • [37] DIGITAL FREQUENCY SYNTHESIZER
    TIERNEY, J
    RADER, CM
    GOLD, B
    IEEE TRANSACTIONS ON AUDIO AND ELECTROACOUSTICS, 1971, AU19 (01): : 48 - &
  • [38] SPECTRAL FREQUENCY SYNTHESIZER
    LOHRMANN, DR
    PROCEEDINGS OF THE INSTITUTE OF ELECTRICAL AND ELECTRONICS ENGINEERS, 1970, 58 (11): : 1859 - &
  • [39] SAW FREQUENCY SYNTHESIZER
    BROWNING, I
    CRABB, JG
    LEWIS, MF
    IEEE TRANSACTIONS ON SONICS AND ULTRASONICS, 1976, 23 (03): : 206 - 206
  • [40] Integrator frequency synthesizer
    Anis, WR
    ICEEC'04: 2004 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONIC AND COMPUTER ENGINEERING, PROCEEDINGS, 2004, : 559 - 562