Scaling transistors into the deep-submicron regime

被引:12
|
作者
Packan, PA [1 ]
机构
[1] Intel Corp, Proc & Device Modeling Grp, Hillsboro, OR 97124 USA
关键词
D O I
10.1557/mrs2000.93
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The accurate control of dopant profiles in the source, drain, and channel regions in metal oxide semiconductor (MOS) transistors is critical to the continued scaling of the silicon transistor. In the near future, junction depths of less than 10 nm with junction steepnesses better than 2 nm/decade will be required. Current device-fabrication methods have not been able to create these profiles, due to interactions of the dopant atoms with point and extended defects. To continue the scaling trend of the past 30 years, new methods will need to be developed, based on a fundamental understanding of these interactions.
引用
收藏
页码:18 / 21
页数:4
相关论文
共 50 条
  • [1] Scaling Transistors into the Deep-Submicron Regime
    Paul A. Packan
    [J]. MRS Bulletin, 2000, 25 : 18 - 21
  • [2] Scaling of InGaAs MOSFETs into deep-submicron regime
    Wu, Y. Q.
    Gu, J. J.
    Ye, P. D.
    [J]. 2010 22ND INTERNATIONAL CONFERENCE ON INDIUM PHOSPHIDE AND RELATED MATERIALS (IPRM), 2010,
  • [3] Scaling of InGaAs MOSFETs into deep-submicron
    Wu, Yanqing
    Ye, Peide D.
    [J]. GRAPHENE, GE/III-V, AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS 2, 2010, 28 (05): : 185 - 201
  • [4] Gate engineering for deep-submicron CMOS transistors
    Yu, B
    Ju, DH
    Lee, WC
    Kepler, N
    King, TJ
    Hu, CM
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1998, 45 (06) : 1253 - 1262
  • [5] Scaling effects on deep-submicron vertical MOSFETs
    Ahmadi, A
    Rowlands, DD
    Alam, K
    [J]. MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING II, 2006, 6035
  • [6] SEU reliability analysis of advanced deep-submicron transistors
    Jain, P
    Vasi, J
    Lal, RK
    [J]. IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2005, 5 (02) : 289 - 295
  • [7] ANALYSIS OF A HETEROJUNCTION MOSFET STRUCTURE FOR DEEP-SUBMICRON SCALING
    HARELAND, SA
    TASCH, AF
    MAZIAR, CM
    [J]. COMPOUND SEMICONDUCTORS 1994, 1995, (141): : 807 - 812
  • [8] IN DEEP WITH DEEP-SUBMICRON
    LEIBSON, SH
    [J]. EDN, 1995, 40 (18) : 11 - 11
  • [9] A STUDY OF DEEP-SUBMICRON MOSFET SCALING BASED ON EXPERIMENT AND SIMULATION
    HU, H
    JACOBS, JB
    SU, LT
    ANTONIADIS, DA
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 1995, 42 (04) : 669 - 677
  • [10] Analysis of Si/SiGe channel pMOSFETs for deep-submicron scaling
    Li, PW
    Liao, WM
    [J]. SOLID-STATE ELECTRONICS, 2002, 46 (01) : 39 - 44