共 50 条
Scaling transistors into the deep-submicron regime
被引:12
|作者:
Packan, PA
[1
]
机构:
[1] Intel Corp, Proc & Device Modeling Grp, Hillsboro, OR 97124 USA
关键词:
Semiconductor device engineering;
D O I:
10.1557/mrs2000.93
中图分类号:
T [工业技术];
学科分类号:
08 ;
摘要:
The accurate control of dopant profiles in the source, drain, and channel regions in metal oxide semiconductor (MOS) transistors is critical to the continued scaling of the silicon transistor. In the near future, junction depths of less than 10 nm with junction steepnesses better than 2 nm/decade will be required. Current device-fabrication methods have not been able to create these profiles, due to interactions of the dopant atoms with point and extended defects. To continue the scaling trend of the past 30 years, new methods will need to be developed, based on a fundamental understanding of these interactions.
引用
下载
收藏
页码:18 / 21
页数:4
相关论文