Timing, power and noise optimization for simultaneous switching in VLSI circuits.

被引:0
|
作者
Shiue, WT [1 ]
机构
[1] Oregon State Univ, Dept Elect & Comp Engn, Corvallis, OR 97331 USA
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a technique to aggregate the best position such that the system requirement is satisfied. A key feature of the approach is that it provides an accurate way to estimate timing, power dissipation, and noise based on quality of library for simultaneous switching and choose the best position in setup region for sequential circuits such that the system constraints (i.e. power, delay or noise) are satisfied based on integer linear programming (ILP) exploration model. Results on a large number of benchmark sequential circuits and combinatorial circuits confirm that the technique yields accurate position based on the constraints on performance metrics - delay, power, and noise for sequential circuit.
引用
收藏
页码:462 / 465
页数:4
相关论文
共 50 条
  • [1] Simultaneous switching noise in CMOS VLSI circuits
    Bobba, S
    Hajj, IN
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 15 - 20
  • [2] POWER DISTRIBUTION TECHNIQUES FOR VLSI CIRCUITS.
    Song, William S.
    Glasser, Lance A.
    1600, (SC-21):
  • [3] SIMULATION OF DIGITAL VLSI CIRCUITS.
    Dunn, A.
    1983, (03):
  • [4] Timing-constrained power minimization in VLSI circuits by simultaneous multilayer wire spacing
    Moiseev, Konstantin
    Wimer, Shmuel
    Kolodny, Avinoam
    INTEGRATION-THE VLSI JOURNAL, 2015, 48 : 116 - 128
  • [5] SWITCHING IN NERFET CIRCUITS.
    Kastalsky, A.
    Luryi, S.
    Gossard, A.C.
    Chan, W.K.
    Electron device letters, 1985, EDL-6 (07): : 347 - 349
  • [6] TRENDS IN DRY ETCHING OF VLSI CIRCUITS.
    Beinvogl, W.
    Mohr, E.G.
    Vide, les Couches Minces, 1985, (229):
  • [7] COMPILING PATH EXPRESSIONS INTO VLSI CIRCUITS.
    Anantharaman, T.S.
    Clarke, E.M.
    Foster, M.J.
    Mishra, B.
    1987, : 305 - 355
  • [8] ARRAY LAYOUT METHODOLOGY FOR VLSI CIRCUITS.
    Krishnan, Musaravakkam S.
    Hayes, John P.
    1600, (C-35):
  • [9] IMPROVED SIGNATURE TEST FOR VLSI CIRCUITS.
    Carter, J.L.
    IBM technical disclosure bulletin, 1983, 26 (3 A): : 965 - 967
  • [10] Simultaneous switching noise consideration for power/ground network optimization
    Kang, Le
    Cai, Yici
    Shi, Jin
    Hong, Xianlong
    Tan, Sheldon X. -D.
    Wang, Xiaoyi
    PROCEEDINGS OF 2007 10TH IEEE INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN AND COMPUTER GRAPHICS, 2007, : 332 - +