High-Speed and Energy-Efficient Carry Skip Adder Operating Under a Wide Range of Supply Voltage Levels

被引:33
|
作者
Bahadori, Milad [1 ]
Kamal, Mehdi [1 ]
Afzali-Kusha, Ali [1 ]
Pedram, Massoud [2 ]
机构
[1] Univ Tehran, Sch Elect & Comp Engn, Tehran 1996715433, Iran
[2] Univ So Calif, Dept Elect Engn, Los Angeles, CA 90089 USA
基金
美国国家科学基金会;
关键词
Carry skip adder (CSKA); energy efficient; high performance; hybrid variable latency adders; voltage scaling; LOW-POWER; DELAY OPTIMIZATION; LOOKAHEAD ADDERS; ARITHMETIC UNITS; DESIGN;
D O I
10.1109/TVLSI.2015.2405133
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we present a carry skip adder (CSKA) structure that has a higher speed yet lower energy consumption compared with the conventional one. The speed enhancement is achieved by applying concatenation and incrementation schemes to improve the efficiency of the conventional CSKA (Conv-CSKA) structure. In addition, instead of utilizing multiplexer logic, the proposed structure makes use of AND-OR-Invert (AOI) and OR-AND-Invert (OAI) compound gates for the skip logic. The structure may be realized with both fixed stage size and variable stage size styles, wherein the latter further improves the speed and energy parameters of the adder. Finally, a hybrid variable latency extension of the proposed structure, which lowers the power consumption without considerably impacting the speed, is presented. This extension utilizes a modified parallel structure for increasing the slack time, and hence, enabling further voltage reduction. The proposed structures are assessed by comparing their speed, power, and energy parameters with those of other adders using a 45-nm static CMOS technology for a wide range of supply voltages. The results that are obtained using HSPICE simulations reveal, on average, 44% and 38% improvements in the delay and energy, respectively, compared with those of the Conv-CSKA. In addition, the power-delay product was the lowest among the structures considered in this paper, while its energy-delay product was almost the same as that of the Kogge-Stone parallel prefix adder with considerably smaller area and power consumption. Simulations on the proposed hybrid variable latency CSKA reveal reduction in the power consumption compared with the latest works in this field while having a reasonably high speed.
引用
收藏
页码:421 / 433
页数:13
相关论文
共 50 条
  • [21] Evolving high-speed, energy-efficient integrated circuits
    Sill, Frank
    Salomon, Ralf
    2006 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION, VOLS 1-6, 2006, : 3106 - +
  • [22] High-speed Energy-efficient 5:2 Compressor
    Najafi, Ardalan
    Timarchi, Somayeh
    Najafi, Amir
    2014 37TH INTERNATIONAL CONVENTION ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONICS AND MICROELECTRONICS (MIPRO), 2014, : 80 - 84
  • [23] An Energy-Efficient Subthreshold Level Shifter with A Wide Input Voltage Range
    Cao, Yuan
    Ye, Wenbin
    Zhao, Xiaojin
    Deng, Peigang
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 726 - 729
  • [24] A Highly Reliable and Energy-Efficient Schmitt Trigger PUF Featuring Ultra-Wide Supply Voltage Range
    Huang, Zizhen
    Zhong, Jianlin
    Xie, Chunwei
    Wu, Ruoyang
    Zhao, Xiaojin
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2022, 69 (05) : 2428 - 2432
  • [25] Robust optimization of energy-efficient speed profile for normal high-speed maglev
    Chu P.
    Yuan J.
    Chen Y.
    Journal of Railway Science and Engineering, 2023, 20 (11) : 4062 - 4073
  • [26] A high speed and energy efficient full adder design using complementary & level restoring carry logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 2705 - 2708
  • [27] Design of High-Speed Wide-Word Hybrid Parallel-Prefix/Carry-Select and Skip Adders
    Cui, Xiaoping
    Liu, Weiqiang
    Wang, Shumin
    Swartzlander, Earl E., Jr.
    Lombardi, Fabrizio
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2018, 90 (03): : 409 - 419
  • [28] Design of High-Speed Wide-Word Hybrid Parallel-Prefix/Carry-Select and Skip Adders
    Xiaoping Cui
    Weiqiang Liu
    Shumin Wang
    Earl E. Swartzlander
    Fabrizio Lombardi
    Journal of Signal Processing Systems, 2018, 90 : 409 - 419
  • [29] HIGH-SPEED, LOW-POWER, 8-BIT CARRY LOOK AHEAD ADDER WITH DUAL THRESHOLD VOLTAGE
    Chaudhry, Shabbir Majeed
    Qasim, Muhammad
    Latif, S. Irfan
    Salahuddin, Kamran
    ELECTRONICS WORLD, 2017, 123 (1969): : 26 - 29
  • [30] A novel high-speed and energy efficient 10-transistor full adder design
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    Ho, Cheng-Che
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2007, 54 (05) : 1050 - 1059