Interface Analysis of High Reliable Hermitic Sealed Microfluidic Channels for Thermal Cooling in 3D ICs

被引:0
|
作者
Cheemalamarri, Hemanth Kumar [1 ]
Bonam, Satish [1 ]
Banik, Dhiman [2 ]
Vanjari, Siva Rama Krishna [1 ]
Singh, Shiv Govind [1 ]
机构
[1] Indian Inst Technol Hyderabad, Dept Elect Engn, Sangareddy 502285, Telangana, India
[2] Indian Inst Technol Hyderabad, Dept Mat Sci & Met Engn, Sangareddy 502285, Telangana, India
关键词
Inter-die micro-fluidic channels; titanium silicide; tight sealing; ALLOY;
D O I
10.1109/eptc47984.2019.9026576
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Thermal management is the critical issue in all present conventional 2D electronic packages, and is more crucial in the case staked dies of advanced 3D IC technology, because of increased power density and complex chip designs. The traditional methods are reaching their limits towards cooling requirement of 3D ICs. The liquid cooling micro-channel are the most attractive for high heat flux mitigation. However, the integration of such micro-channels across the stacked dies, is challenging. In this work, we are proposing a facile method of fabrication and integration of a high reliable, tight sealed inter-die microfluidic channels for 3D ICs. The integration of inter-die microchannel over three stacked layers has been developed with titanium silicide as a bonding interface by simultaneous application of optimal heat and force is matching towards CMOS compatibility. Here, we demonstrated the reaction mechanism of titanium (Ti) and importance of Ti thickness across the bonding interface. The temperature and load optimizations carried out using the surface profile of Ti using AFM before bonding, and interface inspection after bonding, by using, C-SAM and razorblade insertion. The interface reactions and thickness of Ti optimization has inspected using X-FESEM and EDS profile. After conforming void free high reliable bonding interface, at optimized conditions, we fabricated fine pitch ( 200 mu m ) with 100 mu m width and 40 mu m depth micro-channels at inter-dies of three-layer stacked silicon structure using titanium as interlayer. Along with, we demonstrated the micro channel integration across the stacked wafers for future high performance 3D IC designs in a facile approach.
引用
收藏
页码:71 / 74
页数:4
相关论文
共 50 条
  • [1] 3D Stacked Microfluidic Cooling for High-Performance 3D ICs
    Zhang, Yue
    Dembla, Ashish
    Joshi, Yogendra
    Bakir, Muhannad S.
    [J]. 2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1644 - 1650
  • [2] Fast Thermal Analysis on GPU for 3D ICs With Integrated Microchannel Cooling
    Feng, Zhuo
    Li, Peng
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (08) : 1526 - 1539
  • [3] Effectiveness of thermal redistribution layer in cooling of 3D ICs
    Wang, Fengjuan
    Li, Yue
    Yu, Ningmei
    Yang, Yuan
    [J]. INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2021, 34 (03)
  • [4] ELECTRICAL INTERCONNECT AND MICROFLUIDIC COOLING WITHIN 3D ICs AND SILICON INTERPOSER
    Oh, Hanju
    Zhang, Yue
    Zheng, Li
    Bakir, Muhannad S.
    [J]. PROCEEDINGS OF THE ASME 12TH INTERNATIONAL CONFERENCE ON NANOCHANNELS, MICROCHANNELS, AND MINICHANNELS, 2014, 2014,
  • [5] Fabrication and Characterization of Electrical Interconnects and Microfluidic Cooling for 3D ICS With Silicon Interposer
    Oh, Hanju
    Zhang, Yue
    Zheng, Li
    May, Gary S.
    Bakir, Muhannad S.
    [J]. HEAT TRANSFER ENGINEERING, 2016, 37 (11) : 903 - 911
  • [6] Co-design of multicore architectures and microfluidic cooling for 3D stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamnchili, Sudhakar
    [J]. MICROELECTRONICS JOURNAL, 2014, 45 (12) : 1814 - 1821
  • [7] Multiphysics Modeling of integrated microfluidic-thermoelectric cooling for stacked 3D ICs
    Furmanczyk, M
    Wilkerson, P
    Przekwas, A
    [J]. NINETEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, 2003, : 35 - 41
  • [8] Co-Design of Multicore Architectures and Microfluidic Cooling for 3D Stacked ICs
    Wan, Zhimin
    Xiao, He
    Joshi, Yogendra
    Yalamanchili, Sudhakar
    [J]. 2013 19TH INTERNATIONAL WORKSHOP ON THERMAL INVESTIGATIONS OF ICS AND SYSTEMS (THERMINIC), 2013, : 237 - 242
  • [9] Compact modeling approach for microchannel cooling aimed at high-level thermal analysis of 3D packaged ICs
    Nemeth, Marton
    Jani, Lazar
    Poppe, Andras
    [J]. 2016 SYMPOSIUM ON DESIGN, TEST, INTEGRATION AND PACKAGING OF MEMS/MOEMS (DTIP), 2016,
  • [10] Thermal Performance of 3D ICs: Analysis and Alternatives
    Santos, Cristiano
    Vivet, Pascal
    Colonna, Jean-Philippe
    Coudrain, Perceval
    Reis, Ricardo
    [J]. 2014 INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2014,