Joint Crosstalk Aware Burst Error Fault Tolerance Mechanism for Reliable on-Chip Communication

被引:2
|
作者
Gul, Madiha [1 ]
Chouikha, Mohamed [1 ]
Wade, Mamadou [1 ]
机构
[1] Howard Univ, Elect Engn & Comp Sci Dept, Washington, DC 20059 USA
关键词
Crosstalk; Error correction; Decoding; Circuit faults; Redundancy; Error correction codes; burst error; joint multiple error correction with interleaving; AVOIDANCE; NETWORKS; CODES;
D O I
10.1109/TETC.2017.2787549
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In a Nano-scale technology, reliability is one of the main issues for on-chip communication systems. To make communication system more reliable, Joint Crosstalk Aware Multiple Error Correction with interleaving scheme is proposed for crosstalk errors. This technique is very useful while dealing with burst error. The number of burst errors which can be tolerated by this technique can be adjusted by changing the interleaving distance between adjacent bits of the same module. The burst of 9 adjacent errors can be corrected if 4 modules of encoder and decoder are used. The design is implemented on FPGA to calculate area overhead and delay. The proposed JMEC/JMEC-Inter encoder and decoder are both fast, with maximum operating frequencies of 163.308 MHz and 307.977 MHz respectively by trading off by I/O's pins (48.53 and 19.85 percent more I/O's than Hamming and JTEC respectively). The area consumed by the proposed technique is less than the 3 percent of the FPGA resources, making the technique good candidate on chip fault tolerance mechanism.
引用
收藏
页码:889 / 896
页数:8
相关论文
共 50 条
  • [1] Burst Error Detection Hybrid ARQ with Crosstalk-Delay Reduction for Reliable On-Chip Interconnects
    Fu, Bo
    Ampadu, Paul
    [J]. IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 440 - 448
  • [2] Adaptive Multibit Crosstalk-Aware Error Control Coding Scheme for On-Chip Communication
    Flayyih, Wameedh Nazar
    Samsudin, Khairulmizam
    Hashim, Shaiful Jahari
    Ismail, Yehea I.
    Rokhani, Fakhrul Zaman
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (02) : 166 - 170
  • [3] Reliable Network-on-Chip Router for Crosstalk and Soft Error Tolerance
    Zhang, Ying
    Li, Huawei
    Li, Xiaowei
    [J]. PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 438 - 443
  • [4] Fault model for on-chip communication and joint equalization and special spacing rules for on-chip bus design
    Li, Lei
    Hu, Jianhao
    [J]. MICROELECTRONICS RELIABILITY, 2012, 52 (06) : 1241 - 1246
  • [5] Design of a novel error correction coding with crosstalk avoidance for reliable on-chip interconnection link
    Maheswari, M.
    Seetharaman, G.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (01) : 80 - 88
  • [6] Latency Criticality Aware On-Chip Communication
    Li, Zheng
    Wu, Jie
    Shang, Li
    Dick, Robert P.
    Sun, Yihe
    [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1052 - +
  • [7] Multi bit random and burst error correction code with crosstalk avoidance for reliable on chip interconnection links
    Maheswari, M.
    Seetharaman, G.
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (4-5) : 420 - 429
  • [8] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link
    Maheswari, M.
    Seetharaman, G.
    [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (04): : 387 - 400
  • [9] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link
    M. Maheswari
    G. Seetharaman
    [J]. Journal of Electronic Testing, 2014, 30 : 387 - 400
  • [10] Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs
    Adetomi, Adewale
    Enemali, Godwin
    Arslan, Tughrul
    [J]. 2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 214 - 217