共 50 条
- [1] Burst Error Detection Hybrid ARQ with Crosstalk-Delay Reduction for Reliable On-Chip Interconnects [J]. IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE VLSI SYSTEMS, PROCEEDINGS, 2009, : 440 - 448
- [3] Reliable Network-on-Chip Router for Crosstalk and Soft Error Tolerance [J]. PROCEEDINGS OF THE 17TH ASIAN TEST SYMPOSIUM, 2008, : 438 - 443
- [6] Latency Criticality Aware On-Chip Communication [J]. DATE: 2009 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2009, : 1052 - +
- [8] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link [J]. JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (04): : 387 - 400
- [9] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link [J]. Journal of Electronic Testing, 2014, 30 : 387 - 400
- [10] Fault-Tolerant Mechanisms for Relocation-Aware Dynamic On-Chip Communication on FPGAs [J]. 2018 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS (AHS 2018), 2018, : 214 - 217