Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link

被引:0
|
作者
M. Maheswari
G. Seetharaman
机构
[1] Anna University of Technology,Department of Electronics and Communication Engineering J.J. College of Engineering and Technology
[2] Principal,undefined
[3] Oxford Engineering College,undefined
来源
关键词
Burst error; HARQ; NoC; On-chip-interconnect; SEC; SEC-DED; Triplicate add parity; TAP; Crosstalk; Error correction code;
D O I
暂无
中图分类号
学科分类号
摘要
As the technology scales down, shrinking geometry and layout dimension, on- chip interconnects are exposed to different noise sources such as crosstalk coupling, supply voltage fluctuation and temperature variation that cause random and burst errors. These errors affect the reliability of the on-chip interconnects. Hence, error correction codes integrated with noise reduction techniques are incorporated to make the on-chip interconnects robust against errors. The proposed error correction code uses triplication error correction scheme as crosstalk avoidance code (CAC) and a parity bit is added to it to enhance the error correction capability. The proposed error correction code corrects all the error patterns of one bit error, two bit errors. The proposed code also corrects 7 out of 10 possible three bit error patterns and detects burst errors of three. Hybrid Automatic Repeat Request (HARQ) system is employed when burst errors of three occurs. The performance of the proposed codec is evaluated for residual flit error rate, codec area, power, delay, average flit latency and link energy consumption. The proposed codec achieves four magnitude order of low residual flit error rate and link energy minimization of over 53 % compared to other existing error correction schemes. Besides the low residual flit error rate, and link energy minimization, the proposed codec also achieves up to 4.2 % less area and up to 6 % less codec power consumption compared to other error correction codes. The less codec area, codec power consumption, low link energy and low residual flit error rate make the proposed code appropriate for on chip interconnection link.
引用
下载
收藏
页码:387 / 400
页数:13
相关论文
共 35 条
  • [1] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link
    Maheswari, M.
    Seetharaman, G.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (04): : 387 - 400
  • [2] Design of a novel error correction coding with crosstalk avoidance for reliable on-chip interconnection link
    Maheswari, M.
    Seetharaman, G.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (01) : 80 - 88
  • [3] Optimal low-power coding for error correction and crosstalk avoidance in on-chip data buses
    Yeow Meng Chee
    Charles J. Colbourn
    Alan Chi Hung Ling
    Hui Zhang
    Xiande Zhang
    Designs, Codes and Cryptography, 2015, 77 : 479 - 491
  • [4] Optimal low-power coding for error correction and crosstalk avoidance in on-chip data buses
    Chee, Yeow Meng
    Colbourn, Charles J.
    Ling, Alan Chi Hung
    Zhang, Hui
    Zhang, Xiande
    DESIGNS CODES AND CRYPTOGRAPHY, 2015, 77 (2-3) : 479 - 491
  • [5] Design of low power & reliable Networks on Chip through joint crosstalk avoidance and multiple error correction coding
    Ganguly, Amlan
    Pande, Partha Pratim
    Belzer, Benjamin
    Grecu, Cristian
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3): : 67 - 81
  • [6] Design of Low Power & Reliable Networks on Chip Through Joint Crosstalk Avoidance and Multiple Error Correction Coding
    Amlan Ganguly
    Partha Pratim Pande
    Benjamin Belzer
    Cristian Grecu
    Journal of Electronic Testing, 2008, 24 : 67 - 81
  • [7] Design of low power & reliable networks on chip through joint crosstalk avoidance and forward error correction coding
    Pande, Partha Pratim
    Ganguly, Amlan
    Feero, Brett
    Belzer, Benjamin
    Grecu, Cristian
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 466 - +
  • [8] Multi bit random and burst error correction code with crosstalk avoidance for reliable on chip interconnection links
    Maheswari, M.
    Seetharaman, G.
    MICROPROCESSORS AND MICROSYSTEMS, 2013, 37 (4-5) : 420 - 429
  • [9] Power efficient error correction coding for on-chip interconnection links
    Velayudham, Sumitra
    Rajagopal, Sivakumar
    Venkata Ramana Rao, Yeragudipati
    Ko, Seok-Bum
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (06): : 299 - 312
  • [10] Low power and reliable interconnection with combination of Crosstalk Avoidance Green Coding and capacitively charge-sharing transmitter for network-on-chip
    Xu, Changqing
    Liu, Yi
    Ma, Shuai
    Yang, YinTang
    MICROELECTRONICS JOURNAL, 2018, 75 : 68 - 74