共 35 条
- [1] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (04): : 387 - 400
- [3] Optimal low-power coding for error correction and crosstalk avoidance in on-chip data buses Designs, Codes and Cryptography, 2015, 77 : 479 - 491
- [5] Design of low power & reliable Networks on Chip through joint crosstalk avoidance and multiple error correction coding JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3): : 67 - 81
- [6] Design of Low Power & Reliable Networks on Chip Through Joint Crosstalk Avoidance and Multiple Error Correction Coding Journal of Electronic Testing, 2008, 24 : 67 - 81
- [7] Design of low power & reliable networks on chip through joint crosstalk avoidance and forward error correction coding 21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 466 - +
- [9] Power efficient error correction coding for on-chip interconnection links IET COMPUTERS AND DIGITAL TECHNIQUES, 2020, 14 (06): : 299 - 312
- [10] Low power and reliable interconnection with combination of Crosstalk Avoidance Green Coding and capacitively charge-sharing transmitter for network-on-chip MICROELECTRONICS JOURNAL, 2018, 75 : 68 - 74