Design of low power & reliable Networks on Chip through joint crosstalk avoidance and multiple error correction coding

被引:22
|
作者
Ganguly, Amlan [1 ]
Pande, Partha Pratim [1 ]
Belzer, Benjamin [1 ]
Grecu, Cristian [2 ]
机构
[1] Washington State Univ, Sch Elect Engn & Comp Sci, Pullman, WA 99164 USA
[2] Univ British Columbia, SoC Res Lab, Vancouver, BC V6T 1Z4, Canada
关键词
Network on Chip; crosstalk avoidance; multiple error correction; low power; transient errors; joint codes;
D O I
10.1007/s10836-007-5035-1
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Network on Chip (NoC) is an enabling methodology of integrating a very high number of intellectual property (IP) blocks in a single System on Chip (SoC). A major challenge that NoC design is expected to face is the intrinsic unreliability of the interconnect infrastructure under technology limitations. Research must address the combination of new device-level defects or error-prone technologies within systems that must deliver high levels of reliability and dependability while satisfying other hard constraints such as low energy consumption. By incorporating novel error correcting codes it is possible to protect the NoC communication fabric against transient errors and at the same time lower the energy dissipation. We propose a novel, simple coding scheme called Crosstalk Avoiding Double Error Correction Code (CADEC). Detailed analysis followed by simulations with three commonly used NoC architectures show that CADEC provides significant energy savings compared to previously proposed crosstalk avoiding single error correcting codes and error-detection/retransmission schemes.
引用
收藏
页码:67 / 81
页数:15
相关论文
共 50 条
  • [1] Design of Low Power & Reliable Networks on Chip Through Joint Crosstalk Avoidance and Multiple Error Correction Coding
    Amlan Ganguly
    Partha Pratim Pande
    Benjamin Belzer
    Cristian Grecu
    Journal of Electronic Testing, 2008, 24 : 67 - 81
  • [2] Design of low power & reliable networks on chip through joint crosstalk avoidance and forward error correction coding
    Pande, Partha Pratim
    Ganguly, Amlan
    Feero, Brett
    Belzer, Benjamin
    Grecu, Cristian
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 466 - +
  • [3] Design of a novel error correction coding with crosstalk avoidance for reliable on-chip interconnection link
    Maheswari, M.
    Seetharaman, G.
    INTERNATIONAL JOURNAL OF COMPUTER APPLICATIONS IN TECHNOLOGY, 2014, 49 (01) : 80 - 88
  • [4] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link
    M. Maheswari
    G. Seetharaman
    Journal of Electronic Testing, 2014, 30 : 387 - 400
  • [5] Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link
    Maheswari, M.
    Seetharaman, G.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2014, 30 (04): : 387 - 400
  • [6] Optimal low-power coding for error correction and crosstalk avoidance in on-chip data buses
    Chee, Yeow Meng
    Colbourn, Charles J.
    Ling, Alan Chi Hung
    Zhang, Hui
    Zhang, Xiande
    DESIGNS CODES AND CRYPTOGRAPHY, 2015, 77 (2-3) : 479 - 491
  • [7] Optimal low-power coding for error correction and crosstalk avoidance in on-chip data buses
    Yeow Meng Chee
    Charles J. Colbourn
    Alan Chi Hung Ling
    Hui Zhang
    Xiande Zhang
    Designs, Codes and Cryptography, 2015, 77 : 479 - 491
  • [8] Joint Crosstalk Avoidance with Multiple Bit Error Correction Coding Technique for NoC Interconnect
    Teja, T. Siva
    Kiran, T. Sai
    Narayana, T. V. V. Satya
    Vinodhini, M.
    Murty, N. S.
    2018 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2018, : 726 - 731
  • [9] Energy reduction through crosstalk avoidance coding in networks on chip
    Pande, Partha Pratim
    Ganguly, Amlan
    Zhu, Haibo
    Grecu, Cristian
    JOURNAL OF SYSTEMS ARCHITECTURE, 2008, 54 (3-4) : 441 - 451
  • [10] Design of Crosstalk Prevention Coding scheme based on Quintuplicated Manchester error correction method for Reliable on chip Interconnects
    Narayanasamy, Poornima
    Muthurathinam, Santhi
    Gopalakrishnan, Seetharaman
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2018, 18 (04) : 113 - 120