Enhanced Low Complex Double Error Correction Coding with Crosstalk Avoidance for Reliable On-Chip Interconnection Link

被引:0
|
作者
M. Maheswari
G. Seetharaman
机构
[1] Anna University of Technology,Department of Electronics and Communication Engineering J.J. College of Engineering and Technology
[2] Principal,undefined
[3] Oxford Engineering College,undefined
来源
关键词
Burst error; HARQ; NoC; On-chip-interconnect; SEC; SEC-DED; Triplicate add parity; TAP; Crosstalk; Error correction code;
D O I
暂无
中图分类号
学科分类号
摘要
As the technology scales down, shrinking geometry and layout dimension, on- chip interconnects are exposed to different noise sources such as crosstalk coupling, supply voltage fluctuation and temperature variation that cause random and burst errors. These errors affect the reliability of the on-chip interconnects. Hence, error correction codes integrated with noise reduction techniques are incorporated to make the on-chip interconnects robust against errors. The proposed error correction code uses triplication error correction scheme as crosstalk avoidance code (CAC) and a parity bit is added to it to enhance the error correction capability. The proposed error correction code corrects all the error patterns of one bit error, two bit errors. The proposed code also corrects 7 out of 10 possible three bit error patterns and detects burst errors of three. Hybrid Automatic Repeat Request (HARQ) system is employed when burst errors of three occurs. The performance of the proposed codec is evaluated for residual flit error rate, codec area, power, delay, average flit latency and link energy consumption. The proposed codec achieves four magnitude order of low residual flit error rate and link energy minimization of over 53 % compared to other existing error correction schemes. Besides the low residual flit error rate, and link energy minimization, the proposed codec also achieves up to 4.2 % less area and up to 6 % less codec power consumption compared to other error correction codes. The less codec area, codec power consumption, low link energy and low residual flit error rate make the proposed code appropriate for on chip interconnection link.
引用
下载
收藏
页码:387 / 400
页数:13
相关论文
共 35 条
  • [31] Energy-efficient and reliable low-swing signaling for on-chip buses based on redundant coding
    Bertozzi, D
    Benini, L
    Ricco, B
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 93 - 96
  • [32] Random and Triple burst error correction code with low redundancy for Network-on-Chip link
    Maheswari, M.
    Murugeshwari, B.
    2018 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2018,
  • [33] Protection of On-chip Memory Systems against Multiple Cell Upsets Using Double-adjacent Error Correction Codes
    Jun, Hoyoon
    Lee, Yongsurk
    IEICE TRANSACTIONS ON ELECTRONICS, 2015, E98C (03): : 267 - 274
  • [34] Low-voltage and high-speed stand-alone multiple-input complex gates for error correction coding applications
    Rafiee, Maliheh
    Ghaznavi-Ghoushchi, Mohammad-Bagher
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (04) : 921 - 937
  • [35] Low Redundancy Double Error Correction Spotty Codes Combined with Gray Coding for 64 Data Bits Memories of 4-bit Multilevel Cells
    Liu, Shanshan
    Reviriego, Pedro
    Namba, Kazuteru
    Pontarelli, Salvatore
    Xiao, Liyi
    Lombardi, Fabrizio
    2019 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2019,