Reliable Network-on-Chip Router for Crosstalk and Soft Error Tolerance

被引:2
|
作者
Zhang, Ying [1 ]
Li, Huawei [1 ]
Li, Xiaowei [1 ]
机构
[1] Chinese Acad Sci, Inst Comp Technol, Key Lab Comp Syst & Architecture, Beijing 100080, Peoples R China
关键词
D O I
10.1109/ATS.2008.35
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
With the shrink of the technology into nanometer scale, network-on-chip (NOC) has becoming a reasonable solution for connecting plenty of IP blocks on a single chip. But it suffers from both crosstalk and SEU errors, which affect its proper function. Therefore, it is desirable to design a reliable NOC under acceptable overhead. In this paper, an SCAC-TMR scheme is provided for NOC design, which maps data into selected crosstalk avoidance code (SCAC) for message transmission and preserves state and controlling registers of routers with triple modular redundancy (TMR). This scheme can avoid large crosstalk-induced delay in GHz circuits, because SCAC forbids relevant signal transitions on channels. Besides, due to low power dissipation of SCAC, routers of this scheme consume lower power. Experimental result shows that this scheme can save nearly 18% area overhead and 31% power dissipation compared with former method.
引用
收藏
页码:438 / 443
页数:6
相关论文
共 50 条
  • [1] NoCGuard: A Reliable Network-on-Chip Router Architecture
    Shafique, Muhammad Akmal
    Baloch, Naveed Khan
    Baig, Muhammad Iram
    Hussain, Fawad
    Zikria, Yousaf Bin
    Kim, Sung Won
    [J]. ELECTRONICS, 2020, 9 (02)
  • [2] Dependable network-on-chip router able to simultaneously tolerate soft errors and crosstalk
    Frantz, Arthur Pereira
    Kastensmidt, Fernanda Lima
    Carro, Luigi
    Cota, Erika
    [J]. 2006 IEEE INTERNATIONAL TEST CONFERENCE, VOLS 1 AND 2, 2006, : 446 - +
  • [3] Shield: A Reliable Network-on-Chip Router Architecture for Chip Multiprocessors
    Poluri, Pavan
    Louri, Ahmed
    [J]. IEEE TRANSACTIONS ON PARALLEL AND DISTRIBUTED SYSTEMS, 2016, 27 (10) : 3058 - 3070
  • [4] Soft-Error Resilient 3D Network-on-Chip Router
    Dang, Khanh N.
    Meyer, Michael
    Okuyama, Yuichi
    Ben Abdallah, Abderazek
    Xuan-Tu Tran
    [J]. 2015 IEEE 7TH INTERNATIONAL CONFERENCE ON AWARENESS SCIENCE & TECHNOLOGY (ICAST), 2015, : 84 - 90
  • [5] A Spare Router based Reliable Network-on-Chip Design
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    Manna, Kanchan
    [J]. 2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 1957 - 1960
  • [6] Analyzing the Error Propagation in a Parameterizable Network-on-Chip Router
    de Melo, Douglas Rossi
    Zeferino, Cesar Albenes
    Dilillo, Luigi
    Bezerra, Eduardo Augusto
    [J]. 2019 20TH IEEE LATIN AMERICAN TEST SYMPOSIUM (LATS), 2019,
  • [7] A Soft Error Tolerant Network-on-Chip Router Pipeline for Multi-Core Systems
    Poluri, Pavan
    Louri, Ahmed
    [J]. IEEE COMPUTER ARCHITECTURE LETTERS, 2015, 14 (02) : 107 - 110
  • [8] Selected Crosstalk Avoidance Code for Reliable Network-on-Chip
    Ying Zhang
    Hua-Wei Li
    Xiao-Wei Li
    [J]. Journal of Computer Science and Technology, 2009, 24 : 1074 - 1085
  • [9] Savior: A Reliable Fault Resilient Router Architecture for Network-on-Chip
    Hussain, Ayaz
    Irfan, Muhammad
    Baloch, Naveed Khan
    Draz, Umar
    Ali, Tariq
    Glowacz, Adam
    Dunai, Larisa
    Antonino-Daviu, Jose
    [J]. ELECTRONICS, 2020, 9 (11) : 1 - 18
  • [10] Selected Crosstalk Avoidance Code for Reliable Network-on-Chip
    张颖
    李华伟
    李晓维
    [J]. Journal of Computer Science & Technology, 2009, 24 (06) : 1074 - 1085