Symmetric and Asymmetric Design and Implementation of New Cascaded Multilevel Inverter Topology

被引:217
|
作者
Mokhberdoran, Ataollah [1 ]
Ajami, Ali [2 ]
机构
[1] Univ Porto, Dept Elect & Comp Engn, P-4099002 Oporto, Portugal
[2] Azarbaijan Shahid Madani Univ, Dept Elect Engn, Tabriz 53714161, Iran
关键词
Converter losses; generalized topology; multilevel inverter; peak inverse voltage (PIV); symmetric and asymmetric configurations; CONVERTER TOPOLOGY; VOLTAGE; SYSTEM;
D O I
10.1109/TPEL.2014.2302873
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, use of multilevel inverters in high-power applications clearly can be seen. High quality and lower distortion of the output voltage and low blocking voltage of semiconductor switches are being presented as the major privileges of the multilevel inverter compared to the traditional voltage source inverter. In this paper, a new topology of multilevel inverter is proposed as fundamental block. The proposed topology is generalized using series connection of the fundamental blocks. The proposed multilevel inverter has been analyzed in both symmetric and asymmetric operation modes. A great perfection in voltage levels number with minimum switching devices has been obtained in both symmetric and asymmetric modes. Thereafter, a detailed study of losses and peak inverse voltage (PIV) of the proposed multilevel inverter is given. Also, in continuation, a comparison between the proposed topology and the traditional one and a recently developed topology is carried out. Finally, a computer simulation using MATLAB/Simulink is presented and a laboratory prototype implementation verifies the results.
引用
收藏
页码:6712 / 6724
页数:13
相关论文
共 50 条
  • [1] Design of New Cascaded Multilevel Inverter Topology
    Sathyam
    Ramesh, H. R.
    [J]. 2019 IEEE 5TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2019,
  • [2] Design and Implementation of Symmetric and Asymmetric Structure for Multilevel Inverter
    Thakre, Kishor
    Mohanty, Kanungo Barada
    Nayak, Ashwini Ku
    Mishra, Rabi Narayan
    [J]. 2017 NATIONAL POWER ELECTRONICS CONFERENCE (NPEC), 2017, : 31 - 36
  • [3] Design and Implementation of Asymmetric Cascaded Multilevel Inverter with Optimal Components
    Chittathuru, Dhanamjayulu
    Padmanaban, Sanjeevikumar
    Prasad, Ramjee
    [J]. ELECTRIC POWER COMPONENTS AND SYSTEMS, 2021, 49 (4-5) : 361 - 374
  • [4] Design and Implementation of a New Multilevel Inverter Topology
    Najafi, Ehsan
    Yatim, Abdul Halim Mohamed
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 2012, 59 (11) : 4148 - 4154
  • [5] A Single Phase Cascaded Asymmetric Multilevel Inverter Topology
    Tanaji, Patil Rupali
    Sanjay, Patil Swapnil
    Patil, S. K.
    [J]. 2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [6] Design and Verification of Improved Cascaded Multilevel Inverter Topology with Asymmetric DC Sources
    Tarmizi, Tarmizi
    Taib, Soib
    Desa, M. K. Mat
    [J]. JOURNAL OF POWER ELECTRONICS, 2019, 19 (05) : 1074 - 1086
  • [7] Topology for cascaded multilevel inverter
    Odeh, Charles Ikechukwu
    Obe, Emeka S.
    Ojo, Olorunfemi
    [J]. IET POWER ELECTRONICS, 2016, 9 (05) : 921 - 929
  • [8] A New Symmetric Cascaded Multilevel Inverter Topology Using Single and Double Source Unit
    Ali, Jagabar Sathik Mohd
    Kannan, Ramani
    [J]. JOURNAL OF POWER ELECTRONICS, 2015, 15 (04) : 951 - 963
  • [9] New bidirectional multilevel inverter topology with staircase cascading for symmetric and asymmetric structures
    Samsami, Hosein
    Taheri, Asghar
    Samanbakhsh, Rahim
    [J]. IET POWER ELECTRONICS, 2017, 10 (11) : 1315 - 1323
  • [10] A New Basic Unit for Symmetric and Asymmetric Cascaded Multilevel Inverter with Reduced Number of Components
    Babaei, Ebrahim
    Sarbanzadeh, Maryam
    Hosseinzadeh, Mohammad Ali
    Cecati, Carlo
    [J]. PROCEEDINGS OF THE IECON 2016 - 42ND ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2016, : 3147 - 3152