Design and Verification of Improved Cascaded Multilevel Inverter Topology with Asymmetric DC Sources

被引:3
|
作者
Tarmizi, Tarmizi [1 ]
Taib, Soib [2 ]
Desa, M. K. Mat [2 ]
机构
[1] Syiah Kuala Univ, Fac Engn, Dept Elect Engn, Banda Aceh, Indonesia
[2] USM Engn Campus, Sch Elect & Elect Engn, George Town, Malaysia
关键词
Asymmetric source; Degree switching; Generation level; H-bridge; Multilevel inverter; SERIES CONNECTION; NUMBER;
D O I
10.6113/JPE.2019.19.5.1074
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents the design and implementation of an improved cascaded multilevel inverter topology with asymmetric DC sources. This experimental inverter topology is a stand-alone system with simulations and experiments performed using resistance loads. The topology uses four asymmetric binary DC sources that are independent from each other and one H-bridge. The topology was simulated using PSIM software before an actual prototype circuit was tested. The proposed topology was shown to be very efficient. It was able to generate a smooth output waveform up to 31 levels with only eight switches. The obtained simulation and experimental results are almost identical. In a 1,200W (48.3 Omega) resistive load application, the THDv and efficiency of the topology were found to be 1.7% and 97%, respectively. In inductive load applications, the THDv values were 1.1% and 1.3% for an inductive load (R=54 Omega dan L=146mH) and a 36W fluorescent lamp load with a capacitor connected at the dc bus.
引用
收藏
页码:1074 / 1086
页数:13
相关论文
共 50 条
  • [1] Hybrid Topology of Asymmetric Cascaded Multilevel Inverter with Renewable Energy Sources
    Boobalan, S.
    Dhanasekaran, R.
    [J]. 2014 INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2014, : 1046 - 1051
  • [2] Symmetric and Asymmetric Design and Implementation of New Cascaded Multilevel Inverter Topology
    Mokhberdoran, Ataollah
    Ajami, Ali
    [J]. IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (12) : 6712 - 6724
  • [3] Single-Phase Cascaded Multilevel Inverter Topology for Distributed DC Sources
    Ahmed, Benozir
    Aganah, Kennedy A.
    Ndoye, Mandoye
    Arif, Md Arifin
    Luciano, Cristopher
    Murphy, Gregory V.
    [J]. 2017 IEEE 8TH ANNUAL UBIQUITOUS COMPUTING, ELECTRONICS AND MOBILE COMMUNICATION CONFERENCE (UEMCON), 2017, : 514 - +
  • [4] A Single Phase Cascaded Asymmetric Multilevel Inverter Topology
    Tanaji, Patil Rupali
    Sanjay, Patil Swapnil
    Patil, S. K.
    [J]. 2018 3RD INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2018,
  • [5] Design of New Cascaded Multilevel Inverter Topology
    Sathyam
    Ramesh, H. R.
    [J]. 2019 IEEE 5TH INTERNATIONAL CONFERENCE FOR CONVERGENCE IN TECHNOLOGY (I2CT), 2019,
  • [6] New Cascaded Multilevel Inverter Topology With Reduced Variety of Magnitudes of dc Voltage Sources
    Bahravar, Sepideh
    Babaei, Ebrahim
    Hosseini, Seyed Hossein
    [J]. 2012 IEEE 5TH INDIA INTERNATIONAL CONFERENCE ON POWER ELECTRONICS (IICPE 2012), 2012,
  • [7] Symmetrical And Asymmetrical Topology of Cascaded Multilevel Inverter With Reduced Number of Switches And DC Sources
    Nanda, Lipika
    Bharti, Privesh
    Dasgupta, A.
    [J]. 2019 1ST IEEE INTERNATIONAL CONFERENCE ON SUSTAINABLE ENERGY TECHNOLOGIES AND SYSTEMS (IEEE-ICSETS 2019), 2019, : 230 - 235
  • [8] Topology for cascaded multilevel inverter
    Odeh, Charles Ikechukwu
    Obe, Emeka S.
    Ojo, Olorunfemi
    [J]. IET POWER ELECTRONICS, 2016, 9 (05) : 921 - 929
  • [9] A New Multilevel Inverter Topology with Reduced DC Sources
    Rawa, Muhyaddin
    Prem, P.
    Ali, Jagabar Sathik Mohamed
    Siddique, Marif Daula
    Mekhilef, Saad
    Wahyudie, Addy
    Seyedmahmoudian, Mehdi
    Stojcevski, Alex
    [J]. ENERGIES, 2021, 14 (15)
  • [10] Cascaded multilevel inverter based on symmetric-asymmetric DC sources with reduced number of components
    Saeedian, Meysam
    Adabi, Jafar
    Hosseini, Seyyed Mehdi
    [J]. IET POWER ELECTRONICS, 2017, 10 (12) : 1468 - 1478