Stress analysis of ultra-thin silicon chip-on-foil electronic assembly under bending

被引:32
|
作者
Wacker, Nicoleta [1 ]
Richter, Harald [1 ]
Hoang, Tu [1 ]
Gazdzicki, Pawel [2 ]
Schulze, Mathias [2 ]
Angelopoulos, Evangelos A. [1 ]
Hassan, Mahadi-Ul [1 ]
Burghartz, Joachim N. [1 ]
机构
[1] IMS, D-70569 Stuttgart, Germany
[2] Deutsches Zentrum Luft & Raumfahrt DLR, Inst Tech Thermodynam, D-70569 Stuttgart, Germany
关键词
flexible electronics; ultra-thin chip; strained silicon; piezoresistivity; Raman spectroscopy; JOINTS; LAYERS;
D O I
10.1088/0268-1242/29/9/095007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we investigate the bending-induced uniaxial stress at the top of ultra-thin (thickness <= 20 mu m) single-crystal silicon (Si) chips adhesively attached with the aid of an epoxy glue to soft polymeric substrate through combined theoretical and experimental methods. Stress is first determined analytically and numerically using dedicated models. The theoretical results are validated experimentally through piezoresistive measurements performed on complementary metal-oxide-semiconductor (CMOS) transistors built on specially designed chips, and through micro-Raman spectroscopy investigation. Stress analysis of strained ultra-thin chips with CMOS circuitry is crucial, not only for the accurate evaluation of the piezoresistive behavior of the built-in devices and circuits, but also for reliability and deformability analysis. The results reveal an uneven bending-induced stress distribution at the top of the Si-chip that decreases from the central area towards the chip's edges along the bending direction, and increases towards the other edges. Near these edges, stress can reach very high values, facilitating the emergence of cracks causing ultimate chip failure.
引用
收藏
页数:12
相关论文
共 50 条
  • [41] Degradation of ultra-thin gate oxide LDD NMOSFET under GIDL stress
    Hu Shigang
    Hao Yue
    Cao Yanrong
    Ma Xiaohua
    Wu Xiaofeng
    Chen Chi
    Zhou Qingjun
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (04)
  • [42] Fabrication of ultra-thin silicon stress sensor chips with high flexibility and high sensitivity
    Zhao, Pai
    Deng, Ning
    Wang, Zheyao
    2014 IEEE SENSORS, 2014,
  • [43] Experimental study on ultra-thin silicon-based VC for chip-level heat dissipation
    Zhou, Dongfang
    Li, Chenghao
    Wang, Wei
    Xin, Gongming
    APPLIED THERMAL ENGINEERING, 2024, 240
  • [44] Ultra-thin silicon-on-sapphire for flip-chip based CMOS/Optoelectronic device integration
    Kuznia, CB
    Albares, DJ
    Pendleton, M
    Wong, M
    Englekirk, M
    Le, T
    Thai, S
    Divakar, MP
    Weiss, R
    Cable, J
    Reedy, RE
    LEOS 2001: 14TH ANNUAL MEETING OF THE IEEE LASERS & ELECTRO-OPTICS SOCIETY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 810 - 811
  • [45] Hydrogen passivation of ultra-thin low-temperature polycrystalline silicon films for electronic applications
    Jaeger, C.
    Antesberger, T.
    Stutzmann, M.
    JOURNAL OF NON-CRYSTALLINE SOLIDS, 2008, 354 (19-25) : 2314 - 2318
  • [46] Effect of dangling bonds of ultra-thin silicon film surface on electronic states of internal atoms
    Kamiyama, Eiji
    Sueoka, Koji
    APPLIED SURFACE SCIENCE, 2012, 258 (13) : 5265 - 5269
  • [47] A Novel interconnection technology using ultra-thin under barrier metal for multiple chip-on-chip stacking structure
    Nakamura, Takuya
    Shimizu, Kan
    Maehara, Masataka
    Hayashi, Toshihiko
    Akiyama, Kentaro
    Fujimagari, Junichiro
    Ohkubo, Tomohiro
    Fujiwara, Atsushi
    Iwamoto, Hayato
    2019 IEEE 69TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2019, : 1641 - 1646
  • [48] Formability and mechanism of ultra-thin titanium foil under the elevated temperature and high strain rate in electromagnetic forming
    Wu, Zelin
    Dong, Pengxin
    Huang, Yifan
    Chen, Yao
    Liu, Runze
    Cao, Quanliang
    Li, Liang
    Wang, Hao
    Han, Xiaotao
    Wang, Qiuliang
    JOURNAL OF MATERIALS RESEARCH AND TECHNOLOGY-JMR&T, 2024, 31 : 2435 - 2449
  • [49] Thermal stress analysis of direct chip attach electronic packaging assembly
    Pang, HLJ
    Tan, TI
    Lim, GY
    Wong, CL
    PROCEEDINGS OF THE 1997 1ST ELECTRONIC PACKAGING TECHNOLOGY CONFERENCE, 1997, : 170 - 176
  • [50] Reliability of ultra-thin silicon dioxide under substrate hot-electron, substrate hot-hole and tunneling stress
    Vogel, EM
    Edelstein, MD
    Suehle, JS
    MICROELECTRONIC ENGINEERING, 2001, 59 (1-4) : 73 - 83