Stress analysis of ultra-thin silicon chip-on-foil electronic assembly under bending

被引:32
|
作者
Wacker, Nicoleta [1 ]
Richter, Harald [1 ]
Hoang, Tu [1 ]
Gazdzicki, Pawel [2 ]
Schulze, Mathias [2 ]
Angelopoulos, Evangelos A. [1 ]
Hassan, Mahadi-Ul [1 ]
Burghartz, Joachim N. [1 ]
机构
[1] IMS, D-70569 Stuttgart, Germany
[2] Deutsches Zentrum Luft & Raumfahrt DLR, Inst Tech Thermodynam, D-70569 Stuttgart, Germany
关键词
flexible electronics; ultra-thin chip; strained silicon; piezoresistivity; Raman spectroscopy; JOINTS; LAYERS;
D O I
10.1088/0268-1242/29/9/095007
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper we investigate the bending-induced uniaxial stress at the top of ultra-thin (thickness <= 20 mu m) single-crystal silicon (Si) chips adhesively attached with the aid of an epoxy glue to soft polymeric substrate through combined theoretical and experimental methods. Stress is first determined analytically and numerically using dedicated models. The theoretical results are validated experimentally through piezoresistive measurements performed on complementary metal-oxide-semiconductor (CMOS) transistors built on specially designed chips, and through micro-Raman spectroscopy investigation. Stress analysis of strained ultra-thin chips with CMOS circuitry is crucial, not only for the accurate evaluation of the piezoresistive behavior of the built-in devices and circuits, but also for reliability and deformability analysis. The results reveal an uneven bending-induced stress distribution at the top of the Si-chip that decreases from the central area towards the chip's edges along the bending direction, and increases towards the other edges. Near these edges, stress can reach very high values, facilitating the emergence of cracks causing ultimate chip failure.
引用
收藏
页数:12
相关论文
共 50 条
  • [31] A Novel 3D IC Assembly Process for Ultra-Thin Chip Stacking
    Lin, Yu-Min
    Zhan, Chau-Jie
    Hsiao, Zhi-Cheng
    Fu, Huan-Chun
    Cheng, Ren-Shin
    Huang, Yu-Wei
    Huang, Shin-Yi
    Chen, Su-Mei
    Fan, Chia-Wen
    Chien, Chun-Hsien
    Ko, Cheng-Ta
    Guo, Yu-Huan
    Lee, Chang-Chun
    Tsutsumi, Yoshihiro
    Woo, Junsoo
    Suzuki, Yoshikazu
    Sato, Yusuke
    Liu, Chien-Ting
    Chao, Chih-Heng
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), 2014, : 470 - 474
  • [32] A quantitative analysis of stress-induced leakage currents in ultra-thin silicon dioxide films
    Endoh, T
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 958 - 963
  • [33] Schottky contact on ultra-thin silicon nanomembranes under light illumination
    Song, Enming
    Si, Wenping
    Cao, Ronggen
    Feng, Ping
    Moench, Ingolf
    Huang, Gaoshan
    Di, Zengfeng
    Schmidt, Oliver G.
    Mei, Yongfeng
    NANOTECHNOLOGY, 2014, 25 (48)
  • [34] Design and fabrication of an ultra-thin silicon vapor chamber for compact electronic cooling
    Struss, Quentin
    Coudrain, Perceval
    Colonna, Jean-Philippe
    Souifi, Abdelkader
    Gontrand, Christian
    Deschaseaux, Edouard
    Mauguen, Gaelle
    Mathieu, Vincent
    Magis, Thomas
    Simon, Gilles
    Frechette, Luc G.
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 2259 - 2265
  • [35] Ultra-thin benzocyclobutene bonding of InGaAs PIN photodetector onto silicon photonic chip
    Wang, Yan
    Wang, Dongchen
    Xu, Pengxiao
    Tang, Guanghua
    You, Guoqing
    Kong, Yuechan
    SIXTH SYMPOSIUM ON NOVEL OPTOELECTRONIC DETECTION TECHNOLOGY AND APPLICATIONS, 2020, 11455
  • [36] Integration of laser die transfer and magnetic self-assembly for ultra-thin chip placement
    Kuran, Emine Eda
    Berg, Yuval
    Tichem, Marcel
    Kotler, Zvi
    JOURNAL OF MICROMECHANICS AND MICROENGINEERING, 2015, 25 (04)
  • [37] Assembly technology development and failure analysis for three-dimensional integrated circuit integration with ultra-thin chip stacking
    Lee, Chang-Chun
    Lin, Yu-Min
    Hsieh, Chia-Ping
    Liou, Yan-Yu
    Zhan, Chau-Jie
    Chang, Tao-Chih
    Wang, Chien-Ping
    MICROELECTRONIC ENGINEERING, 2016, 156 : 24 - 29
  • [38] Flexible Integrated Circuits via Stress-minimized Layout and Ultra-thin Chip
    Wang, Muyao
    Wang, Bo
    Jia, Lu
    Li, Haicheng
    Feng, Xue
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [39] Flip-chip bonded optoelectronic integration based on ultra-thin silicon (UTSi) CMOS
    Hong, SK
    Ho, TW
    Zhang, LP
    Sawchuk, AA
    PHOTONICS PACKAGING AND INTEGRATION III, 2003, 4997 : 127 - 134
  • [40] Design of a CMOS readout circuit on ultra-thin flexible silicon chip for printed strain gauges
    Elsobky M.
    Mahsereci Y.
    Keck J.
    Richter H.
    Burghartz J.N.
    Advances in Radio Science, 2017, 15 : 123 - 130