FFT Implementation and Optimization On FPGA

被引:0
|
作者
Belabed, Tarek [1 ]
Jemmali, Sabeur [2 ]
Souani, Chokri [3 ]
机构
[1] Univ Sousse, Natl Sch Engn, Sousse, Tunisia
[2] Univ Sousse, ENISO, Lab Adv Technol & Intelligent Syst, Sousse, Tunisia
[3] Univ Sousse, Higher Inst Appl Sci & Technol, Sousse, Tunisia
关键词
32 point FFT; radix-2; FPGA; DSP; multiplication operation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, the development of the Fast Fourier Transform (FFT) remains of a great importance due to its substantial role in the field of signal processing and imagery. This latter still attracts the attention of several researchers around the globe. In this paper, an optimized design of the FFT using the radix-2 algorithm, 32 point is proposed. The developed architecture was implemented using an FPGA regarding its flexibility as well as its parallelism and its computational speed. Though, the material resources of the FPGA are limited, particularly the integrated DSP blocks, a new calculation approach was introduced during the VHDL description with the aim to reduce the necessary number of multiplication operation. The experimental validation of the adopted architecture was realized using a Virtex 6, where the numerical synthesis and the post and route described in VHDL was realized using ISE Design Suite 14.7.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] FPGA Implementation of FFT Blocks for OFDM
    Tiwari, Anurag
    Phapal, Sanket
    Kadam, Dhiraj
    Sivanantham, S.
    Sivasankaran, K.
    [J]. PROCEEDINGS OF 2015 ONLINE INTERNATIONAL CONFERENCE ON GREEN ENGINEERING AND TECHNOLOGIES (IC-GET), 2015,
  • [2] HC-FFT: highly configurable and efficient FFT implementation on FPGA
    Ergul, Pakize
    Ugurdag, H. Fatih
    Davutoglu, Dogancan
    [J]. TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (07) : 3150 - 3164
  • [3] Design and Implementation of FFT Pruning Algorithm on FPGA
    Kumar, Ch. Vinodh
    Sastry, K. R. K.
    [J]. PROCEEDINGS OF THE 7TH INTERNATIONAL CONFERENCE ON CLOUD COMPUTING, DATA SCIENCE AND ENGINEERING (CONFLUENCE 2017), 2017, : 739 - 743
  • [4] FPGA Implementation of Full Parallel and Pipelined FFT
    Zou, Xiaobo
    Liu, Yunxue
    Zhang, Yuhui
    Liu, Pengfei
    Li, Fen
    Wu, Ying
    [J]. 2012 INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING (WICOM), 2012,
  • [5] FPGA Implementation of Tunable FFT For SDR Receiver
    Shekhar, Himanshu
    Mahto, C. B.
    Vasudevan, N.
    [J]. INTERNATIONAL JOURNAL OF COMPUTER SCIENCE AND NETWORK SECURITY, 2009, 9 (05): : 186 - 190
  • [6] Implementation of Polyphase-FFT Based Channelizer on FPGA
    Semiz, Serkan
    Zorlu, Ercuement
    Ceven, Murat
    Oelcer, Ibrahim
    [J]. 2008 IEEE 16TH SIGNAL PROCESSING, COMMUNICATION AND APPLICATIONS CONFERENCE, VOLS 1 AND 2, 2008, : 184 - 188
  • [7] FPGA Implementation of FFT Processor Using Vedic Algorithm
    More, Tushar V.
    Panat, Ashish R.
    [J]. 2013 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2013, : 22 - 26
  • [8] Implementation of a FFT/IFFT module on FPGA:: Comparison of methodologies
    Viejo, J.
    Millan, A.
    Bellido, M. J.
    Ostua, E.
    Ruiz-de-Clavijo, P.
    Munoz, A.
    [J]. 2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 7 - 11
  • [9] FPGA Implementation of a Novel Area Efficient FFT Scheme Using Mixed Radix FFT
    Thilagavathy, R.
    Settivari, Susmitha
    Venkataramani, B.
    Bhaskar, M.
    [J]. VLSI DESIGN AND TEST, 2017, 711 : 75 - 80
  • [10] Automatic Generation of Parallelized FFT Logic for Implementation in FPGA Chips
    Sokalski, Tayler
    Manjikian, Naraig
    [J]. 2014 IEEE 12TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2014, : 213 - 216