FFT Implementation and Optimization On FPGA

被引:0
|
作者
Belabed, Tarek [1 ]
Jemmali, Sabeur [2 ]
Souani, Chokri [3 ]
机构
[1] Univ Sousse, Natl Sch Engn, Sousse, Tunisia
[2] Univ Sousse, ENISO, Lab Adv Technol & Intelligent Syst, Sousse, Tunisia
[3] Univ Sousse, Higher Inst Appl Sci & Technol, Sousse, Tunisia
关键词
32 point FFT; radix-2; FPGA; DSP; multiplication operation;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Nowadays, the development of the Fast Fourier Transform (FFT) remains of a great importance due to its substantial role in the field of signal processing and imagery. This latter still attracts the attention of several researchers around the globe. In this paper, an optimized design of the FFT using the radix-2 algorithm, 32 point is proposed. The developed architecture was implemented using an FPGA regarding its flexibility as well as its parallelism and its computational speed. Though, the material resources of the FPGA are limited, particularly the integrated DSP blocks, a new calculation approach was introduced during the VHDL description with the aim to reduce the necessary number of multiplication operation. The experimental validation of the adopted architecture was realized using a Virtex 6, where the numerical synthesis and the post and route described in VHDL was realized using ISE Design Suite 14.7.
引用
下载
收藏
页数:6
相关论文
共 50 条
  • [31] FPGA Implementation of High Speed FFT algorithm Based on split-radix
    Xu Peng
    Chen Jin Shu
    2008 INTERNATIONAL SYMPOSIUM ON INTELLIGENT INFORMATION TECHNOLOGY APPLICATION WORKSHOP: IITA 2008 WORKSHOPS, PROCEEDINGS, 2008, : 781 - 784
  • [32] FPGA Implementation of a Multi-Channel Continuous-Throughput FFT Processor
    Fankhauser, Elia
    Wassner, Juergen
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2018, : 181 - 186
  • [33] Parallel Implementation of Particle Swarm Optimization on FPGA
    Da Costa, Alexandre L. X.
    Silva, Caroline A. D.
    Torquato, Matheus F.
    Fernandes, Marcelo A. C.
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (11) : 1875 - 1879
  • [34] Optimization and implementation of the SM4 on FPGA
    He S.
    Li H.
    Li F.
    Xi'an Dianzi Keji Daxue Xuebao/Journal of Xidian University, 2021, 48 (03): : 155 - 162
  • [35] FPGA based Optimization for Masked AES Implementation
    Yuan, Zheng
    Wang, Yi
    Li, Jing
    Li, Renfa
    Zhao, Wei
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [36] Optimization for Efficient Hardware Implementation of CNN on FPGA
    Farrukh, Fasih Ud Din
    Xie, Tuo
    Zhang, Chun
    Wang, Zhihua
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS, TECHNOLOGIES AND APPLICATIONS (ICTA 2018), 2018, : 88 - 89
  • [37] Optimization of finite interval CMA implementation for FPGA
    Hermánek, A
    Schier, J
    Sucha, P
    Hanzálek, Z
    2005 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS - DESIGN AND IMPLEMENTATION (SIPS), 2005, : 75 - 80
  • [38] A parallel implementation of sequential minimal optimization on FPGA
    Noronha, Daniel H.
    Torquato, Matheus F.
    Fernandes, Marcelo A. C.
    MICROPROCESSORS AND MICROSYSTEMS, 2019, 69 : 138 - 151
  • [39] Optimization and Modeling of FPGA Implementation of the Katan Cipher
    Mohd, Bassam Jamil
    Hayajneh, Thaier
    Abu Khalaf, Zaid
    2015 6TH INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION SYSTEMS (ICICS), 2015, : 68 - 72
  • [40] Optimization and implementation on FPGA of the DCT/IDCT algorithm
    Ben Atitallah, A.
    Kadionik, P.
    Ghozzi, F.
    Nouel, P.
    Masmoudi, N.
    Marchegay, Ph.
    2006 IEEE International Conference on Acoustics, Speech and Signal Processing, Vols 1-13, 2006, : 3379 - 3382