FPGA Implementation of a Novel Area Efficient FFT Scheme Using Mixed Radix FFT

被引:0
|
作者
Thilagavathy, R. [1 ]
Settivari, Susmitha [1 ]
Venkataramani, B. [1 ]
Bhaskar, M. [1 ]
机构
[1] NIT Trichy, Dept ECE, Tiruchirappalli, Tamil Nadu, India
来源
VLSI DESIGN AND TEST | 2017年 / 711卷
关键词
Composite-Radix FFT; Field Programmable Gate Array (FPGA); Modular FFT; Radix-2 DIF FFT; Verilog HDL;
D O I
10.1007/978-981-10-7470-7_9
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In the literature, mixed radix FFT scheme has been proposed to facilitate the computation of FFT in parallel using multiple lower radix FFT modules. Alternately, the speed of the FFT can be increased using Radix-2 decimation-in-frequency (DIF) FFT algorithm with Multipath Delay Commutator (R2MDC) architecture. In this paper, a novel FFT scheme which combines the R2MDC architecture with the serial version of mixed radix FFT scheme is proposed. To study the efficacy of this approach, an 8-point FFT is implemented using R2MDC architecture. Using this, 16-point, 32-point and 64-point FFTs are realized with the serial version of mixed radix scheme and also using only R2MDC architecture on Xilinx Virtex-5 FPGA. From the implementation results, it is found that the hardware requirement for the proposed approach reduces by 25%-53% at the cost of speed compared to the other schemes reported in the literature including that using only R2MDC architecture. The proposed scheme is preferred for low sampling rate applications such as biomedical signal processing.
引用
下载
收藏
页码:75 / 80
页数:6
相关论文
共 50 条
  • [1] HC-FFT: highly configurable and efficient FFT implementation on FPGA
    Ergul, Pakize
    Ugurdag, H. Fatih
    Davutoglu, Dogancan
    TURKISH JOURNAL OF ELECTRICAL ENGINEERING AND COMPUTER SCIENCES, 2021, 29 (07) : 3150 - 3164
  • [2] SIMPLIFIED ADDRESSING SCHEME FOR MIXED RADIX FFT ALGORITHMS
    Ma, Cuimei
    Xie, Yizhuang
    Chen, He
    Deng, Yi
    Yan, Wen
    2014 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING (ICASSP), 2014,
  • [3] Mixed-Radix and CORDIC Algorithm for Implementation of FFT
    Sarode, Namrata
    Atluri, Rajeev
    Dakhole, P. K.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1628 - 1634
  • [4] FPGA implementation of Radix-22 Pipelined FFT Processor
    Saeed, Ahmed
    Elbably, M.
    Abdelfadeel, G.
    Eladawy, M. I.
    SIGNAL PROCESSING SYSTEMS, 2009, : 109 - +
  • [5] An efficient design for general mixed radix FFT processors
    Ma, Cuimei
    Chen, He
    Liu, Yijian
    Wang, Yanfei
    IEICE ELECTRONICS EXPRESS, 2016, 13 (06):
  • [6] Efficient sorting architecture for radix-4 FFT in FPGA
    Wu, Wan-Leng
    Shao, Jie
    Xian, Chu-Hua
    Nanjing Hangkong Hangtian Daxue Xuebao/Journal of Nanjing University of Aeronautics and Astronautics, 2005, 37 (02): : 222 - 226
  • [7] Area-efficient mixed-radix variable-length FFT processor
    Yang, Chen
    Wei, Chunpeng
    Xie, Yizhuang
    Chen, He
    Ma, Cuimei
    IEICE ELECTRONICS EXPRESS, 2017, 14 (10): : 10
  • [8] Implementation of Radix 2 and Radix 22 FFT Algorithms on Spartan6 FPGA
    Santhosh, Lakshmi
    Thomas, Anoop
    2013 FOURTH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATIONS AND NETWORKING TECHNOLOGIES (ICCCNT), 2013,
  • [9] Efficient FPGA Implementation of High-Throughput Mixed Radix Multipath Delay Commutator FFT Processor for MIMO-OFDM
    Dali, Mohammed
    Guessoum, Abderezak
    Gibson, Ryan M.
    Amira, Abbes
    Ramzan, Naeem
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2017, 17 (01) : 27 - 38
  • [10] Efficient VLSI implementation of radix-8 FFT algorithm
    Royal Inst of Technology, Stockholm, Sweden
    IEEE Pac RIM Conf Commun Comput Signal Process Proc, (468-471):