Optimizing Lifetime Capacity and Read Performance of Bit-Alterable 3-D NAND Flash

被引:2
|
作者
Chen, Shuo-Han [1 ]
Yang, Ming-Chang [1 ]
Chang, Yuan-Hao [2 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Peoples R China
[2] Acad Sinica, Inst Informat Sci, Taipei 115, Taiwan
关键词
Three-dimensional displays; Sensors; Error correction; Programming; Performance evaluation; Throughput; Decoding; 3-D NAND flash; bit-alterable; bit-level operations;
D O I
10.1109/TCAD.2020.2998781
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the technology advance of bit-alterable 3-D NAND flash, bit-level program and erase operations have been realized and provide the possibility of "bit-level rewrite." Bit-level rewrite is predicted to be highly beneficial to the performance of the densely packed, bit-error-prone 3-D NAND flash because bit-level rewrites can remove error bits at bit-level granularity, shorten the error correction latency, and boost the read performance. Distinctly, bit-level rewrite can curtail the lifetime expense of refresh operations via correcting the error bit stored in the individual flash cell directly without a full-page rewrite, which is employed by previous refresh techniques. However, because bit-level rewrite is predicted to have similar latency and wearing as conventional full-page rewrites, the throughput of bit-level rewrites needs to be examined to avoid low rewrite efficiency. This observation inspires us to investigate and propose the bit-level error removal (BER) scheme to utilize the bit-level rewrites for optimizing both the read performance and lifetime capacity in a most-efficient way. The experimental results are encouraging and showed that the read performance can be improved by an average of 25.22% with 40.39% reduction of lifetime expense.
引用
收藏
页码:218 / 231
页数:14
相关论文
共 50 条
  • [21] New Read Schemes to Reduce Read Disturbance Due to HCI in Full Boosting Channel 3-D NAND Flash Memories
    Jo, Hyungjun
    Shin, Hyungcheol
    2021 SILICON NANOELECTRONICS WORKSHOP (SNW), 2021, : 39 - 40
  • [22] C-Lash: A Cache System for Optimizing NAND Flash Memory Performance and Lifetime
    Boukhobza, Jalil
    Olivier, Pierre
    DIGITAL INFORMATION AND COMMUNICATION TECHNOLOGY AND ITS APPLICATIONS, PT II, 2011, 167 (02): : 599 - +
  • [23] A Progressive Performance Boosting Strategy for 3-D Charge-Trap NAND Flash
    Chen, Shuo-Han
    Chen, Yen-Ting
    Chang, Yuan-Hao
    Wei, Hsin-Wen
    Shih, Wei-Kuan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (11) : 2322 - 2334
  • [24] Improvement of memory performance of 3-D NAND flash memory with retrograde channel doping
    Gupta, Deepika
    Upadhyay, Abhishek Kumar
    Beohar, Ankur
    Vishvakarma, Santosh Kumar
    Memories - Materials, Devices, Circuits and Systems, 2023, 4
  • [25] Investigation and Compact Modeling of Hot-Carrier Injection for Read Disturbance in 3-D NAND Flash Memory
    Chen, Hong-Chih
    Chen, Jian-Jie
    Tu, Yu-Fa
    Zhou, Kuan-Ju
    Kuo, Chuan-Wei
    Su, Wan-Ching
    Hung, Yang-Hao
    Shih, Yu-Shan
    Huang, Hui-Chun
    Tsai, Tsung-Ming
    Huang, Jen-Wei
    Lai, Wei-Chih
    Chang, Ting-Chang
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (07) : 2807 - 2811
  • [26] Lightweight Read Reference Voltage Calibration Strategy for Improving 3-D TLC NAND Flash Memory Reliability
    Feng, Hua
    Wei, Debao
    Wang, Yongchao
    Song, Yu
    Piao, Zhelong
    Qiao, Liyan
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2023, 23 (03) : 370 - 379
  • [27] Impact of Trapped Charge Vertical Loss and Lateral Migration on Lifetime Estimation of 3-D NAND Flash Memories
    Liu, Y. H.
    Zhan, T. C.
    Yang, Y. S.
    Hsu, C. C.
    Liu, A. C.
    Lin, W.
    2023 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, IRPS, 2023,
  • [28] A Novel Read Scheme for Read Disturbance Suppression in 3D NAND Flash Memory
    Zhang, Yu
    Jin, Lei
    Jiang, Dandan
    Zou, Xingqi
    Liu, Hongtao
    Huo, Zongliang
    IEEE ELECTRON DEVICE LETTERS, 2017, 38 (12) : 1669 - 1672
  • [29] Near-Free Lifetime Extension for 3-D nand Flash via Opportunistic Self-Healing
    Ren, Tianyu
    Li, Qiao
    Lv, Yina
    Ye, Min
    Guan, Nan
    Jason Xue, Chun
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2024, 43 (11): : 4226 - 4237
  • [30] PcGC: A Parity-Check Garbage Collection for Boosting 3-D NAND Flash Performance
    Pang, Shujie
    Deng, Yuhui
    Zhang, Genxiong
    Zhou, Yi
    Qin, Xiao
    Wu, Zhaorui
    Li, Jie
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 4364 - 4377