Optimizing Lifetime Capacity and Read Performance of Bit-Alterable 3-D NAND Flash

被引:2
|
作者
Chen, Shuo-Han [1 ]
Yang, Ming-Chang [1 ]
Chang, Yuan-Hao [2 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Peoples R China
[2] Acad Sinica, Inst Informat Sci, Taipei 115, Taiwan
关键词
Three-dimensional displays; Sensors; Error correction; Programming; Performance evaluation; Throughput; Decoding; 3-D NAND flash; bit-alterable; bit-level operations;
D O I
10.1109/TCAD.2020.2998781
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the technology advance of bit-alterable 3-D NAND flash, bit-level program and erase operations have been realized and provide the possibility of "bit-level rewrite." Bit-level rewrite is predicted to be highly beneficial to the performance of the densely packed, bit-error-prone 3-D NAND flash because bit-level rewrites can remove error bits at bit-level granularity, shorten the error correction latency, and boost the read performance. Distinctly, bit-level rewrite can curtail the lifetime expense of refresh operations via correcting the error bit stored in the individual flash cell directly without a full-page rewrite, which is employed by previous refresh techniques. However, because bit-level rewrite is predicted to have similar latency and wearing as conventional full-page rewrites, the throughput of bit-level rewrites needs to be examined to avoid low rewrite efficiency. This observation inspires us to investigate and propose the bit-level error removal (BER) scheme to utilize the bit-level rewrites for optimizing both the read performance and lifetime capacity in a most-efficient way. The experimental results are encouraging and showed that the read performance can be improved by an average of 25.22% with 40.39% reduction of lifetime expense.
引用
收藏
页码:218 / 231
页数:14
相关论文
共 50 条
  • [41] Impact of Mechanical Stress on 3-D NAND Flash Current Conduction
    Kruv, Anastasiia
    Arreghini, Antonio
    Verreck, Devin
    Gonzalez, Mario
    Van den Bosch, Geert
    De Wolf, Ingrid
    Rosmeulen, Maarten
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (11) : 4891 - 4896
  • [42] Predictive Modeling of Channel Potential in 3-D NAND Flash Memory
    Kim, Yoon
    Kang, Myounggon
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (11) : 3901 - 3904
  • [43] CDS: Coupled Data Storage to Enhance Read Performance of 3D TLC NAND Flash Memory
    Wu, Wan-Ling
    Hsieh, Jen-Wei
    Ku, Hao-Yu
    IEEE TRANSACTIONS ON COMPUTERS, 2024, 73 (03) : 694 - 707
  • [44] Interleaved LDPC Decoding Scheme Improves 3-D TLC NAND Flash Memory System Performance
    Yu, Xiaolei
    He, Jing
    Zhang, Bo
    Wang, Xianliang
    Li, Qianhui
    Wang, Qi
    Huo, Zongliang
    Ye, Tianchun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (11) : 4191 - 4204
  • [45] Holistic Optimization of Trap Distribution for Performance/Reliability in 3-D NAND Flash Using Machine Learning
    Nam, Kihoon
    Park, Chanyang
    Yun, Hyeok
    Yoon, Jun-Sik
    Jang, Hyundong
    Cho, Kyeongrae
    Park, Min Sang
    Choi, Hyun-Chul
    Baek, Rock-Hyun
    IEEE ACCESS, 2023, 11 : 7135 - 7144
  • [46] Channel Thickness and Grain Size Engineering for Improvement of Variability and Performance in 3-D NAND Flash Memory
    Nam, Kihoon
    Park, Chanyang
    Yoon, Jun-Sik
    Yang, Giho
    Park, Min Sang
    Baek, Rock-Hyun
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 3681 - 3687
  • [47] PEAR: Unbalanced Inter-Page Errors Aware Read Scheme for Latency-Efficient 3-D NAND Flash
    Zhang, Meng
    Wu, Fei
    Yu, Qin
    Xie, Changsheng
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2024, 24 (01) : 49 - 58
  • [48] Suppression of Read Disturb Fail Caused by Boosting Hot Carrier Injection Effect for 3-D Stack NAND Flash Memories
    Choe, Byeong-In
    Lee, Jung-Kyu
    Park, Byung-Gook
    Lee, Jong-Ho
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (01) : 42 - 44
  • [49] Analysis and Optimization of Temporary Read Errors in 3D NAND Flash Memories
    Xia, Shiyu
    Jia, Xinlei
    Jin, Lei
    Luo, Zhe
    Song, Yali
    Liu, Chang
    Xu, Feng
    Li, Kaiwei
    Li, Haitao
    Li, Da
    Wang, Qiguang
    Huang, Xueqing
    Zhao, Xiangming
    Wei, Huazheng
    Cao, Hong
    Chen, Yi
    Duffin, David
    Yang, Daohong
    Huo, Zongliang
    IEEE ELECTRON DEVICE LETTERS, 2021, 42 (06) : 820 - 823
  • [50] Using Error Modes Aware LDPC to Improve Decoding Performance of 3-D TLC NAND Flash
    Wu, Fei
    Zhang, Meng
    Du, Yajuan
    Liu, Weihua
    Lu, Zuo
    Wan, Jiguang
    Tan, Zhihu
    Xie, Changsheng
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (04) : 909 - 921