Optimizing Lifetime Capacity and Read Performance of Bit-Alterable 3-D NAND Flash

被引:2
|
作者
Chen, Shuo-Han [1 ]
Yang, Ming-Chang [1 ]
Chang, Yuan-Hao [2 ]
机构
[1] Chinese Univ Hong Kong, Dept Comp Sci & Engn, Hong Kong, Peoples R China
[2] Acad Sinica, Inst Informat Sci, Taipei 115, Taiwan
关键词
Three-dimensional displays; Sensors; Error correction; Programming; Performance evaluation; Throughput; Decoding; 3-D NAND flash; bit-alterable; bit-level operations;
D O I
10.1109/TCAD.2020.2998781
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the technology advance of bit-alterable 3-D NAND flash, bit-level program and erase operations have been realized and provide the possibility of "bit-level rewrite." Bit-level rewrite is predicted to be highly beneficial to the performance of the densely packed, bit-error-prone 3-D NAND flash because bit-level rewrites can remove error bits at bit-level granularity, shorten the error correction latency, and boost the read performance. Distinctly, bit-level rewrite can curtail the lifetime expense of refresh operations via correcting the error bit stored in the individual flash cell directly without a full-page rewrite, which is employed by previous refresh techniques. However, because bit-level rewrite is predicted to have similar latency and wearing as conventional full-page rewrites, the throughput of bit-level rewrites needs to be examined to avoid low rewrite efficiency. This observation inspires us to investigate and propose the bit-level error removal (BER) scheme to utilize the bit-level rewrites for optimizing both the read performance and lifetime capacity in a most-efficient way. The experimental results are encouraging and showed that the read performance can be improved by an average of 25.22% with 40.39% reduction of lifetime expense.
引用
收藏
页码:218 / 231
页数:14
相关论文
共 50 条
  • [1] The Best of Both Worlds: On Exploiting Bit-Alterable NAND Flash for Lifetime and Read Performance Optimization
    Chen, Shuo-Han
    Yang, Ming-Chang
    Chang, Yuan-Hao
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [2] System Performance Analysis of Bit-Alterable 3D NAND Flash Devices for High-Performance Solid-State Drive (SSD) Applications
    Chang, Hung-Sheng
    Lue, Hang-Ting
    Chang, Yuan-Hao
    Li, Hsiang-Pang
    Wang, Keh-Chung
    Lu, Chih-Yuan
    2018 IEEE 10TH INTERNATIONAL MEMORY WORKSHOP (IMW), 2018, : 175 - 178
  • [3] ApproxFTL: On the Performance and Lifetime Improvement of 3-D NAND Flash-Based SSDs
    Cui, Jinhua
    Zhang, Youtao
    Shi, Liang
    Xue, Chun Jason
    Wu, Weiguo
    Yang, Jun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2018, 37 (10) : 1957 - 1970
  • [4] Optimizing read disturb phenomenon with new read scheme by partial-boosting channel in 3-D NAND Flash memories
    Ahn, Sangmin
    Shin, Hyungcheol
    IEICE ELECTRONICS EXPRESS, 2021, 18 (19):
  • [5] A Novel Dual-Channel 3D NAND Flash Featuring both N-Channel and P-Channel NAND Characteristics for Bit-alterable Flash Memory and A New Opportunity in Sensing the Stored Charge in the WL Space
    Lue, Hang-Ting
    Du, Pei-Ying
    Chen, Wei-Chen
    Yeh, Ten-Hao
    Chang, Kuo-Ping
    Hsiao, Yi-Hsuan
    Shih, Yen-Hao
    Hung, Chun-Hsiung
    Lu, Chih-Yuan
    2013 IEEE INTERNATIONAL ELECTRON DEVICES MEETING (IEDM), 2013,
  • [6] Exploiting Error Characteristic to Optimize Read Voltage for 3-D NAND Flash Memory
    Zhang, Meng
    Wu, Fei
    Yu, Qin
    Liu, Weihua
    Wang, Yifan
    Xie, Changsheng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5490 - 5496
  • [7] Improving 3-D NAND SSD Read Performance by Parallelizing Read-Retry
    Cui, Jinhua
    Zeng, Zhimin
    Huang, Jianhang
    Yuan, Weiqi
    Yang, Laurence T.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (03) : 768 - 780
  • [8] FSPDA: A Full Sequence Program Data Allocation Scheme for Boosting 3-D nand Flash Read Performance
    Pang, Shujie
    Deng, Yuhui
    Wu, Zhaorui
    Zhang, Genxiong
    Li, Jie
    Qin, Xiao
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (12) : 4336 - 4349
  • [9] Exploiting Metadata to Estimate Read Reference Voltage for 3-D nand Flash Memory
    Li, Yingge
    Han, Guojun
    Huang, Sanwei
    Liu, Chang
    Zhang, Meng
    Wu, Fei
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2023, 69 (01) : 9 - 17
  • [10] Random Flip Bit Aware Reading for Improving High-Density 3-D NAND Flash Performance
    Feng, Hua
    Wei, Debao
    Gu, Shipeng
    Piao, Zhelong
    Wang, Yongchao
    Qiao, Liyan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2024, 71 (05) : 2372 - 2383