Substrate-triggered ESD clamp devices for use in power-rail ESD clamp circuits

被引:11
|
作者
Ker, MD [1 ]
Chen, TY [1 ]
Wu, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Integrated Circuits & Syst Lab, Hsinchu 300, Taiwan
关键词
electrostatic discharge; substrate-triggered technique; electrostatic discharge clamp circuit; secondary breakdown current (lt(2)); bipolar junction transistor;
D O I
10.1016/S0038-1101(01)00317-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ne electrostatic discharge (ESD) clamp devices for using in power-rail ESD clamp circuits with the substrate-triggered technique ire proposed to improve ESD level in a limited silicon area. The parasitic n-p-n and p-n-p bipolar junction transistors (BJTs) in the CMOS devices ire used to form the substrate-triggered devices Cor ESD protection. Four substrate-triggered de-ices are proposed and investigated in this work, which are named as the substrate-triggered lateral BJT, the substrate-triggered vertical BJT, the substrate-triggered double BJT and the double-triggered double BJT. An RC-based ESD-detection Circuit Is used to generate the triggering Current to turn on the proposed substrate-triggered devices. In order to trigger on the parasitic bipolar transistors more effectively, the symmetric multiple-cell square-type layout method is used to realize these substrate-triggered devices. The power-rail ESD clamp circuits, with such substrate-triggered devices have been fabricated in a 0.6-mum CMOS process. Experimental results have shown that the substrate-triggered device with double-BJT Structure can provide 200%, higher ESD robustness in per silicon area, as compared to the NMOS with the traditional gate-driven design, (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:721 / 734
页数:14
相关论文
共 50 条
  • [1] A Novel SOI IGBT for Power-Rail ESD Clamp Circuit
    Zhu, Jing
    Qian, Qinsong
    Sun, Weifeng
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 103 - 106
  • [2] Investigation of CDM ESD Protection Capability Among Power-Rail ESD Clamp Circuits in CMOS ICs With Decoupling Capacitors
    Huang, Yi-Chun
    Ker, Ming-Dou
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2023, 11 : 84 - 94
  • [3] Insights Into the Power-Off and Power-On Transient Performance of Power-Rail ESD Clamp Circuits
    Lu, Guangyi
    Wang, Yuan
    Wang, Yize
    Zhang, Xing
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2017, 17 (03) : 577 - 584
  • [4] Transient and Static Hybrid-Triggered Active Clamp Design for Power-Rail ESD Protection
    Lu, Guangyi
    Wang, Yuan
    Zhang, Xing
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (12) : 4654 - 4660
  • [5] On the Design of Power-Rail ESD Clamp Circuits With Gate Leakage Consideration in Nanoscale CMOS Technology
    Ker, Ming-Dou
    Yeh, Chih-Ting
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2014, 14 (01) : 536 - 544
  • [6] Latchup-like failure of power-rail ESD clamp circuits in CMOS integrated circuits under system-level ESD test
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    2007 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY: WORKSHOP AND TUTORIAL NOTES, VOLS 1-3, 2007, : 828 - 831
  • [7] Double Snapback Phenomena in Transient Power-rail ESD Clamp Circuits for Latch-up Free Concerns
    Lu, Guangyi
    Wang, Yuan
    Zhang, Xing
    PROCEEDINGS OF THE 22ND INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA 2015), 2015, : 320 - 323
  • [8] DESIGN OF ON-CHIP POWER-RAIL ESD CLAMP CIRCUIT WITH ULTR-SMALL CAPACITANCE TO DETECT ESD TRANSITION
    Chen, Shih-Hung
    Ker, Ming-Dou
    2009 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PROGRAM, 2009, : 327 - 330
  • [9] PMOS-based power-rail ESD clamp circuit with adjustable holding voltage controlled by ESD detection circuit
    Yeh, Chih-Ting
    Ker, Ming-Dou
    MICROELECTRONICS RELIABILITY, 2013, 53 (02) : 208 - 214
  • [10] Complementary substrate-triggered SCR devices for on-chip ESD protection circuits
    Ker, MD
    Hsu, KC
    15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2002, : 229 - 233