Substrate-triggered ESD clamp devices for use in power-rail ESD clamp circuits

被引:11
|
作者
Ker, MD [1 ]
Chen, TY [1 ]
Wu, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Integrated Circuits & Syst Lab, Hsinchu 300, Taiwan
关键词
electrostatic discharge; substrate-triggered technique; electrostatic discharge clamp circuit; secondary breakdown current (lt(2)); bipolar junction transistor;
D O I
10.1016/S0038-1101(01)00317-3
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Ne electrostatic discharge (ESD) clamp devices for using in power-rail ESD clamp circuits with the substrate-triggered technique ire proposed to improve ESD level in a limited silicon area. The parasitic n-p-n and p-n-p bipolar junction transistors (BJTs) in the CMOS devices ire used to form the substrate-triggered devices Cor ESD protection. Four substrate-triggered de-ices are proposed and investigated in this work, which are named as the substrate-triggered lateral BJT, the substrate-triggered vertical BJT, the substrate-triggered double BJT and the double-triggered double BJT. An RC-based ESD-detection Circuit Is used to generate the triggering Current to turn on the proposed substrate-triggered devices. In order to trigger on the parasitic bipolar transistors more effectively, the symmetric multiple-cell square-type layout method is used to realize these substrate-triggered devices. The power-rail ESD clamp circuits, with such substrate-triggered devices have been fabricated in a 0.6-mum CMOS process. Experimental results have shown that the substrate-triggered device with double-BJT Structure can provide 200%, higher ESD robustness in per silicon area, as compared to the NMOS with the traditional gate-driven design, (C) 2002 Elsevier Science Ltd. All rights reserved.
引用
收藏
页码:721 / 734
页数:14
相关论文
共 50 条
  • [41] Ultra-Low-Leakage Power-Rail ESD Clamp Circuit in Nanoscale Low-Voltage CMOS Process
    Chiu, Po-Yen
    Ker, Ming-Dou
    Tsai, Fu-Yi
    Chang, Yeong-Jar
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 750 - +
  • [42] Area-Efficient Power-Rail ESD Clamp Circuit with SCR Device Embedded into ESD-Transient Detection Circuit in a 65nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [43] Area-Efficient Power-Rail ESD Clamp Circuit with SCR Device Embedded into ESD-Transient Detection Circuit in a 65nm CMOS Process
    Yeh, Chih-Ting
    Ker, Ming-Dou
    2013 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION, AND TEST (VLSI-DAT), 2013,
  • [44] Cumulative Electrostatic Discharge Induced Degradation of Power-Rail ESD Clamp Device in High-Voltage CMOS/DMOS Technologies
    Hsu, Chung-Ti
    Chen, Shu-Chuan
    Chen, Yen-Hsien
    Su, Yu-Ti
    Lai, Ming-Fang
    Chen, Che-Hung
    Chen, Po-An
    2008 IEEE ASIA PACIFIC CONFERENCE ON CIRCUITS AND SYSTEMS (APCCAS 2008), VOLS 1-4, 2008, : 49 - 52
  • [45] Unexpected failure in power-rail ESD clamp circuits of CMOS integrated circuits in microelectronics systems during electrical fast transient (EFT) test and the re-design solution
    Ker, Ming-Dou
    Yen, Cheng-Cheng
    EMC ZURICH-MUNICH 2007, SYMPOSIUM DIGEST, 2007, : 69 - 72
  • [46] Low-Leakage Power-Rail ESD Clamp Circuit With Gated Current Mirror in a 65-nm CMOS Technology
    Aliolaguirre, Federico A.
    Keri, Ming-Dou
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 2638 - 2641
  • [47] Latchup-free ESD protection design with complementary substrate-triggered SCR devices
    Ker, MD
    Hsu, KC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (08) : 1380 - 1392
  • [48] Design of 2xVDD-Tolerant Power-Rail ESD Clamp Circuit Against False Trigger During Fast Power-ON Events
    Huang, Han-Sheng
    Ker, Ming-Dou
    2021 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2021,
  • [49] Design of local ESD clamp for cross-power-domain interface circuits
    Lin, Chun-Yu
    Chiu, Yu-Kai
    Yueh, Shuan-Yu
    IEICE ELECTRONICS EXPRESS, 2016, 13 (20):
  • [50] Design of Power-Rail ESD Clamp With Dynamic Timing-Voltage Detection Against False Trigger During Fast Power-ON Events
    Chen, Jie-Ting
    Ker, Ming-Dou
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2018, 65 (03) : 838 - 846