Thermal Effects of Silicon Thickness in 3-D ICs: Measurements and Simulations

被引:6
|
作者
Souare, Papa Momar [1 ,2 ,3 ]
Fiori, Vincent [1 ]
Farcy, Alexis [1 ]
de Crecy, Francois [2 ]
Ben Jamaa, Haykel [2 ]
Borbely, Andras [4 ]
Coudrain, Perceval [1 ]
Colonna, Jean-Philippe [2 ]
Gallois-Garreignot, Sebastien [1 ]
Giraud, Bastien [2 ]
Cheramy, Severine [2 ]
Tavernier, Clement [1 ]
Michailos, Jean [1 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] CEA Leti Minatec, F-38054 Grenoble 9, France
[3] Ecole Mines St Etienne, F-42023 St Etienne, France
[4] Ecole Natl Super Mines, F-42023 St Etienne, France
关键词
3-D integrated circuits (ICs); FEM simalution; self heating; sensor; thermal; thermoelectric measurement; through-silicon vias (TSV);
D O I
10.1109/TCPMT.2014.2327654
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents the impact of silicon thickness on the temperature and the thermal resistance in a 3-D stack integrated circuits. This paper uses electrical measurements thanks to embedded in situ sensors and numerical design of experiments (DOEs). The primary objective is to provide the sensitivity of modeling factors by analyzing the variance on the basis of Sobol indices through DOE. The results show a strong influence of the silicon thickness and of the position of the hot spots with respect to the sensors on the maximum temperature and the thermal resistance of the total stack. The boundary conditions, in particular the heat-transfer coefficient of the bottom surface of the wafer, are also identified as significant factors. Therefore, simulation results and measurement approaches are compared. The measurements are carried out with embedded in situ sensors in the bottom die at wafer level. The results show a significant increase in temperature while decreasing the silicon thickness.
引用
收藏
页码:1284 / 1292
页数:9
相关论文
共 50 条
  • [1] Thermal Pathfinding for 3-D ICs
    Priyadarshi, Shivam
    Davis, W. Rhett
    Steer, Michael B.
    Franzon, Paul D.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (07): : 1159 - 1168
  • [2] Thermal mitigation using thermal through silicon via (TTSV) in 3-D ICs
    Singh, Shiv Govind
    Tan, Chuan Seng
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 162 - 165
  • [3] Thermal correlation between measurements and FEM simulations in 3D ICs
    Souare, P. M.
    de Crecy, F.
    Fiori, V.
    Ben Jamaa, H.
    Farcy, A.
    Gallois-Garreignot, S.
    Borbely, A.
    Colonna, J. -P.
    Coudrain, P.
    Giraud, B.
    Laviron, C.
    Cheramy, S.
    Tavernier, C.
    Michailos, J.
    2013 IEEE INTERNATIONAL 3D SYSTEMS INTEGRATION CONFERENCE (3DIC), 2013,
  • [4] Thermal via planning for 3-D ICs
    Cong, J
    Zhang, Y
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 745 - 752
  • [5] Thermal Conduction Path Analysis in 3-D ICs
    Vaisband, Boris
    Savidis, Ioannis
    Friedman, Eby G.
    2014 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2014, : 594 - 597
  • [6] Thermal-driven multilevel routing for 3-D ICs
    Cong, Jason
    Zhang, Yan
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 121 - 126
  • [7] Thermal Stress Characteristics and Reliability Impact on 3-D ICs Containing Through-Silicon-Vias
    Jiang, Tengfei
    Ryu, Suk-Kyu
    Zhao, Qiu
    Im, Jay
    Son, Ho-Young
    Byun, Kwang-Yoo
    Huang, Rui
    Ho, Paul S.
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 244 - 246
  • [8] Novel Electrical and Fluidic Microbumps for Silicon Interposer and 3-D ICs
    Zheng, Li
    Zhang, Yue
    Huang, Gang
    Bakir, Muhannad S.
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2014, 4 (05): : 777 - 785
  • [9] A Prediction Method of Heat Generation in the Silicon Substrate for 3-D ICs
    Hsu, Yi-An
    Cheng, Chi-Hsuan
    Wu, Tzong-Lin
    Lu, Yi-Chang
    2015 IEEE 24TH CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, 2015, : 89 - 91
  • [10] NUMANA: A Hybrid Numerical and Analytical Thermal Simulator for 3-D ICs
    Lee, Yu-Min
    Wu, Tsung-Heng
    Huang, Pei-Yu
    Yang, Chi-Ping
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1379 - 1384