Thermal Effects of Silicon Thickness in 3-D ICs: Measurements and Simulations

被引:6
|
作者
Souare, Papa Momar [1 ,2 ,3 ]
Fiori, Vincent [1 ]
Farcy, Alexis [1 ]
de Crecy, Francois [2 ]
Ben Jamaa, Haykel [2 ]
Borbely, Andras [4 ]
Coudrain, Perceval [1 ]
Colonna, Jean-Philippe [2 ]
Gallois-Garreignot, Sebastien [1 ]
Giraud, Bastien [2 ]
Cheramy, Severine [2 ]
Tavernier, Clement [1 ]
Michailos, Jean [1 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] CEA Leti Minatec, F-38054 Grenoble 9, France
[3] Ecole Mines St Etienne, F-42023 St Etienne, France
[4] Ecole Natl Super Mines, F-42023 St Etienne, France
关键词
3-D integrated circuits (ICs); FEM simalution; self heating; sensor; thermal; thermoelectric measurement; through-silicon vias (TSV);
D O I
10.1109/TCPMT.2014.2327654
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents the impact of silicon thickness on the temperature and the thermal resistance in a 3-D stack integrated circuits. This paper uses electrical measurements thanks to embedded in situ sensors and numerical design of experiments (DOEs). The primary objective is to provide the sensitivity of modeling factors by analyzing the variance on the basis of Sobol indices through DOE. The results show a strong influence of the silicon thickness and of the position of the hot spots with respect to the sensors on the maximum temperature and the thermal resistance of the total stack. The boundary conditions, in particular the heat-transfer coefficient of the bottom surface of the wafer, are also identified as significant factors. Therefore, simulation results and measurement approaches are compared. The measurements are carried out with embedded in situ sensors in the bottom die at wafer level. The results show a significant increase in temperature while decreasing the silicon thickness.
引用
收藏
页码:1284 / 1292
页数:9
相关论文
共 50 条
  • [31] Adaptive Regression-Based Thermal Modeling and Optimization for Monolithic 3-D ICs
    Samal, Sandeep Kumar
    Panth, Shreepad
    Samadi, Kambiz
    Saeidi, Mehdi
    Du, Yang
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (10) : 1707 - 1720
  • [32] Fast Thermal Simulations of Vertically Integrated Circuits (3D ICs) Including Thermal Vias
    Ziabari, Amirkoushyar
    Shakouri, Ali
    2012 13TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM), 2012, : 588 - 596
  • [33] Co-Optimization and Analysis of Signal, Power, and Thermal Interconnects in 3-D ICs
    Lee, Young-Joon
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) : 1635 - 1648
  • [34] 3-D simulations of diffusivity measurements in liquids with an applied magnetic field
    Khine, YY
    Banish, RM
    INTERNATIONAL JOURNAL OF THERMOPHYSICS, 2004, 25 (06) : 1763 - 1773
  • [35] 3-D Simulations of Diffusivity Measurements in Liquids with an Applied Magnetic Field
    Y. Y. Khine
    R. M. Banish
    International Journal of Thermophysics, 2004, 25 : 1763 - 1773
  • [36] An Efficient Thermal Removal Solution for the Monolithic 2-D/2.5-D/3-D ICs
    Patil, Chandrashekhar, V
    Suma, M. S.
    2021 IEEE 3RD PHD COLLOQUIUM ON ETHICALLY DRIVEN INNOVATION AND TECHNOLOGY FOR SOCIETY (PHD EDITS), 2021,
  • [37] Pre-Bond Probing of Through-Silicon Vias in 3-D Stacked ICs
    Noia, Brandon
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) : 547 - 558
  • [38] A Multiple Supply Voltage Based Power Reduction Method in 3-D ICs Considering Process Variations and Thermal Effects
    Yu, Shih-An
    Huang, Pei-Yu
    Lee, Yu-Min
    PROCEEDINGS OF THE ASP-DAC 2009: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 2009, 2009, : 55 - 60
  • [39] Through-Silicon Via Fault-Tolerant Clock Networks for 3-D ICs
    Lung, Chiao-Ling
    Su, Yu-Shih
    Huang, Hsih-Hsiu
    Shi, Yiyu
    Chang, Shih-Chieh
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (07) : 1100 - 1109
  • [40] Compact AC Modeling and Performance Analysis of Through-Silicon Vias in 3-D ICs
    Xu, Chuan
    Li, Hong
    Suaya, Roberto
    Banerjee, Kaustav
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (12) : 3405 - 3417