Thermal Effects of Silicon Thickness in 3-D ICs: Measurements and Simulations

被引:6
|
作者
Souare, Papa Momar [1 ,2 ,3 ]
Fiori, Vincent [1 ]
Farcy, Alexis [1 ]
de Crecy, Francois [2 ]
Ben Jamaa, Haykel [2 ]
Borbely, Andras [4 ]
Coudrain, Perceval [1 ]
Colonna, Jean-Philippe [2 ]
Gallois-Garreignot, Sebastien [1 ]
Giraud, Bastien [2 ]
Cheramy, Severine [2 ]
Tavernier, Clement [1 ]
Michailos, Jean [1 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] CEA Leti Minatec, F-38054 Grenoble 9, France
[3] Ecole Mines St Etienne, F-42023 St Etienne, France
[4] Ecole Natl Super Mines, F-42023 St Etienne, France
关键词
3-D integrated circuits (ICs); FEM simalution; self heating; sensor; thermal; thermoelectric measurement; through-silicon vias (TSV);
D O I
10.1109/TCPMT.2014.2327654
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents the impact of silicon thickness on the temperature and the thermal resistance in a 3-D stack integrated circuits. This paper uses electrical measurements thanks to embedded in situ sensors and numerical design of experiments (DOEs). The primary objective is to provide the sensitivity of modeling factors by analyzing the variance on the basis of Sobol indices through DOE. The results show a strong influence of the silicon thickness and of the position of the hot spots with respect to the sensors on the maximum temperature and the thermal resistance of the total stack. The boundary conditions, in particular the heat-transfer coefficient of the bottom surface of the wafer, are also identified as significant factors. Therefore, simulation results and measurement approaches are compared. The measurements are carried out with embedded in situ sensors in the bottom die at wafer level. The results show a significant increase in temperature while decreasing the silicon thickness.
引用
收藏
页码:1284 / 1292
页数:9
相关论文
共 50 条
  • [21] Axisymmetric and 3-D numerical simulations of the effects of a static magnetic field on dissolution of silicon into germanium
    University of Limoges, SPCTS UMR CNRS 7315, European Center for Ceramics, Limoges, France
    不详
    不详
    不详
    CMES Comput. Model. Eng. Sci., 1 (53-80):
  • [22] Axisymmetric and 3-D Numerical Simulations of the Effects of a Static Magnetic Field on Dissolution of Silicon into Germanium
    Mechighel, F.
    Armour, N.
    Dost, S.
    Kadja, M.
    CMES-COMPUTER MODELING IN ENGINEERING & SCIENCES, 2014, 97 (01): : 53 - 80
  • [23] Wideband Modeling and Characterization of Differential Through-Silicon Vias for 3-D ICs
    Zhao, Wen-Sheng
    Zheng, Jie
    Liang, Feng
    Xu, Kuiwen
    Chen, Xi
    Wang, Gaofeng
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2016, 63 (03) : 1168 - 1175
  • [24] Thermo-Mechanical Reliability of 3-D ICs containing Through Silicon Vias
    Lu, Kuan H.
    Zhang, Xuefeng
    Ryu, Suk-Kyu
    Im, Jay
    Huang, Rui
    Ho, Paul S.
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 630 - +
  • [25] An Efficient Fault Tolerance Technique for Through-Silicon-Vias in 3-D ICs
    Benabdeladhim, Mohamed
    Zayer, Fakhreddine
    Dghais, Wael
    Hamdi, Belgacem
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2018, 9 (07) : 264 - 270
  • [26] Accurate Formulas for the Capacitance of Tapered-Through Silicon Vias in 3-D ICs
    Lu, Qijun
    Zhu, Zhangming
    Yang, Yintang
    Ding, Ruixue
    IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2014, 24 (05) : 294 - 296
  • [27] Sensitivity Analysis of Through-Silicon Via (TSV) Interconnects for 3-D ICs
    Zhao, Wen-Sheng
    Hu, Jun
    Yin, Wen-Yan
    2011 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM (EDAPS), 2011,
  • [28] Thermal-Aware Modeling and Analysis for a Power Distribution Network Including Through-Silicon-Vias in 3-D ICs
    Zhu, Weijun
    Dong, Gang
    Yang, Yintang
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (07) : 1278 - 1290
  • [29] Power Distribution Paths in 3-D ICs
    Pavlidis, Vasilis F.
    De Micheli, Giovanni
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 263 - 268
  • [30] SILICON FOR 3-D
    WAYNER, P
    BYTE, 1994, 19 (09): : 191 - 192