Functionally Valid Gate-level Peak Power Estimation for Processors

被引:4
|
作者
Sambamurthy, Sriram [1 ]
Gurumurthy, Sankar [1 ]
Vemu, Ramtilak [1 ]
Abraham, Jacob A. [1 ]
机构
[1] Univ Texas Austin, Comp Engn Res Ctr, Austin, TX 78712 USA
关键词
Peak power; Dynamic power; Instantaneous power; Functionally valid estimation; GENERATION;
D O I
10.1109/ISQED.2009.4810387
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Traditionally, peak power consumption has been estimated at the module-level and there has been no attempt to check the functional validity of the gate-level estimate through instruction execution. This leads to the overdesign of the processor components that deliver current to the modules. In this work, we present a methodology to estimate the peak dynamic power at the module-level which is functionally valid at the processor-level and thus, avoid the overdesign. We tackle the problem of module-level peak power estimation by building our algorithm using the reactive tabu search technique. We use a bounded model checker for verifying the instruction validity of the module-level peak power estimates at the processor-level. Our algorithm intelligently combines the module-level power estimates with these instruction validity checks and efficiently derives functionally valid peak power estimates. In addition, we automatically derive the sequence of instructions that causes this peak power dissipation for the modules under study. We have evaluated our methodology on modules of the Open-Risc (OR1200) processor and the results demonstrate that our methodology derives the power estimates efficiently.
引用
收藏
页码:753 / 758
页数:6
相关论文
共 50 条
  • [1] A framework for estimating peak power in gate-level circuits
    Chakraborty, Diganchal
    Chakrabarti, P. P.
    Mondal, Arijit
    Dasgupta, Pallab
    [J]. INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION, 2006, 4148 : 573 - 582
  • [2] Gate-level power estimation using tagged probabilistic simulation
    Ding, CS
    Tsui, CY
    Pedram, M
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (11) : 1099 - 1107
  • [3] An Efficient Hybrid Power Modeling Approach for Accurate Gate-Level Power Estimation
    Nocua, A.
    Virazel, A.
    Bosio, A.
    Girard, P.
    Chevalier, C.
    [J]. 2015 27TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2015, : 17 - 20
  • [4] Symbolic-functional representation inference for gate-level power estimation
    Lyu, Zejia
    Shen, Jizhong
    [J]. Microelectronics Journal, 2024, 154
  • [5] An Accurate Gate-level Stress Estimation for NBTI
    Han, Sangwoo
    Lee, Junho
    Kim, Byung-Su
    Kim, Juho
    [J]. JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2013, 13 (02) : 139 - 144
  • [6] Probabilistic Gate-level Power Estimation using a Novel Waveform Set Method
    Oskuii, Saeeid Tahmasbi
    Kjeldsberg, Per Gunnar
    Aas, Einar J.
    [J]. GLSVLSI'07: PROCEEDINGS OF THE 2007 ACM GREAT LAKES SYMPOSIUM ON VLSI, 2007, : 37 - 42
  • [7] RTL power optimization with gate-level accuracy
    Wang, Q
    Roy, S
    [J]. ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2003, : 39 - 45
  • [8] Limits of gate-level power estimation considering real delay effects and glitches
    Meixner, Michael
    Noll, Tobias G.
    [J]. 2014 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP (SOC), 2014,
  • [9] Power compiler: A gate-level power optimization and synthesis system
    Chen, B
    Nedelchev, I
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 74 - 79
  • [10] An efficient reliability estimation method for gate-level circuit
    [J]. Cai, S. (csustcs4002@163.com), 1600, Science Press (35):