RTL power optimization with gate-level accuracy

被引:0
|
作者
Wang, Q [1 ]
Roy, S [1 ]
机构
[1] Cadence Design Syst Inc, San Jose, CA 95125 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Traditional RTL power optimization techniques commit transformations at the RTL based on the estimation of area, delay and power. However, because of inadequate power and delay information, the power optimization transformations applied at the RTL may cause unexpected results after synthesis, such as worsened delay or increased power dissipation. Our solution to this problem is to divide RTL power optimization into two steps, namely RTL exploration and gate-level commitment. During RTL exploration phase potential candidates for applying some specific RTL transformation are identified where high level information permits faster and more effective analysis. These candidates are simply "marked" on the netlist. Then during the gate-level commitment phase when accurate power and delay information is available, the final decision of whether accepting or rejecting the candidate is made to achieve the best power and delay trade-offs.
引用
收藏
页码:39 / 45
页数:7
相关论文
共 50 条
  • [1] A technique for identifying RTL and gate-level correspondences
    Ravi, S
    Ghosh, I
    Boppana, V
    Jha, NK
    [J]. 2000 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2000, : 591 - 594
  • [2] Power compiler: A gate-level power optimization and synthesis system
    Chen, B
    Nedelchev, I
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 74 - 79
  • [3] Fast test generation for circuits with RTL and gate-level views
    Ravi, S
    Jha, NK
    [J]. INTERNATIONAL TEST CONFERENCE 2001, PROCEEDINGS, 2001, : 1068 - 1077
  • [4] Automatically adjusting system level designs after RTL/gate-level ECO
    Wang, Qinhao
    Kimura, Yusuke
    Fujita, Masahiro
    [J]. 2016 IEEE INTERNATIONAL HIGH LEVEL DESIGN VALIDATION AND TEST WORKSHOP (HLDVT), 2016, : 108 - 112
  • [5] Spectral RTL test generation for gate-level stuck-at faults
    Yogi, Nitin
    Agrawal, Vishwani D.
    [J]. PROCEEDINGS OF THE 15TH ASIAN TEST SYMPOSIUM, 2006, : 83 - +
  • [6] Representing Gate-Level SET Faults by Multiple SEU Faults at RTL
    Bagbaba, Ahmet Cagri
    Jenihhin, Maksim
    Ubar, Raimund
    Sauer, Christian
    [J]. 2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ON-LINE TESTING AND ROBUST SYSTEM DESIGN (IOLTS 2020), 2020,
  • [7] Fault-diagnosis-based technique for establishing RTL and gate-level correspondences
    Ravi, S
    Ghosh, I
    Boppana, V
    Jha, NK
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (12) : 1414 - 1425
  • [8] Design and Optimization of Asynchronous Circuits with Gate-level Pipelining
    Ikeda, Makoto
    [J]. PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [9] Scalable gate-level models for power and timing analysis
    Badaroglu, Mustafa
    Van der Plas, Geert
    Wambacq, Piet
    Donnay, Stephane
    Gielen, Georges
    De Man, Hugo
    [J]. 2007 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, 2007, : 2938 - +
  • [10] Noise-Aware Multiple-Voltage Assignment for Gate-Level Power Optimization
    Yan, Jin-Tai
    Chen, Zhi-Wei
    Luo, Jos-Hua
    [J]. 2008 JOINT IEEE NORTH-EAST WORKSHOP ON CIRCUITS AND SYSTEMS AND TAISA CONFERENCE, 2008, : 337 - 340