Implementation of Monotonicity Testing Utilizing On Chip Resources for Test Time Reduction

被引:0
|
作者
Hemanthkumar, V [1 ]
机构
[1] Infineon Technol, Neubiberg, Germany
来源
2022 IEEE INTERNATIONAL TEST CONFERENCE INDIA (ITC INDIA) | 2022年
关键词
TTR; PSoC; Hybrid BIST; MAGNUM1 NEXTEST ATE; Monotonicity; BIST;
D O I
10.1109/ITCINDIA202255192.2022.9854772
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Programmable System on Chip (PSoC) devices coming in to the market in recent times does possess basic elements such as configurable op-amps, counters, multiplexers, onchip capacitors, switch matrix, Advanced High-performance Bus (AHB) etc. This paper presents an implementation to test monotonic parameters of SoC utilizing available hybrid bist options and thus reducing the overhead on Automated Testing Equipment (ATE) which has accounted for Test Time Reduction (TTR). This method has been verified on one of PSoC devices at both wafer (110 units) and package (3 units) level using MAGNUM1 NEXTEST ATE and found that test time has reduced by 28.31% compared to its traditional implementation of measuring voltage for each monotonic code.
引用
收藏
页数:6
相关论文
共 50 条
  • [31] A system for secure in class online testing utilizing unsecure resources
    Jeff, B
    Long, C
    Medastin, J
    FECS '05: Proceedings of the 2005 International Conference on Frontiers in Education: Computer Science and Computer Engineering, 2005, : 76 - 82
  • [32] A tester-on-chip implementation in 0.18μ CMOS utilizing a MEMS interface
    Rashidzadeh, R
    Ahmadi, M
    Miller, WC
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL V: BIO-MEDICAL CIRCUITS & SYSTEMS, VLSI SYSTEMS & APPLICATIONS, NEURAL NETWORKS & SYSTEMS, 2003, : 561 - 564
  • [33] Design Reflection for Optimal Test-Chip Implementation
    Blanton, R. D.
    Niewenhuis, Benjamin
    Liu, Zeye
    2015 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2015,
  • [34] A Multi-Code Compression Scheme for Test Time Reduction of System-on-Chip Designs
    Shieh, Hong-Ming
    Li, Jin-Fu
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2008, E91D (10) : 2428 - 2434
  • [35] Monotonicity Based Imaging Method In Time Domain Eddy Current Testing
    Tamburrino, Antonello
    Su, Zhiyi
    Ventre, Salvatore
    Udpa, Lalita
    Udpa, Satish S.
    ELECTROMAGNETIC NONDESTRUCTIVE EVALUATION (XIX), 2016, 41 : 1 - 8
  • [36] Efficient On-Chip Randomness Testing Utilizing Machine Learning Techniques
    Mrazek, Vojtech
    Sekanina, Lukas
    Dobai, Roland
    Sys, Marek
    Svenda, Petr
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2019, 27 (12) : 2734 - 2744
  • [37] SPECIAL TEST CHIP FOR TESTING IC TESTER.
    Anon
    IBM technical disclosure bulletin, 1985, 28 (01): : 221 - 222
  • [38] UNIVERSAL TEST FIXTURE FOR TESTING CHIP CARRIERS.
    SCHELHORN, ROBERT LINDSEY
    1600,
  • [39] TESTING TIME FOR TEST MARKETING
    TRACY, EJ
    FORTUNE, 1984, 110 (09) : 75 - 76
  • [40] Implementation of New Test Methods into Practical Testing
    Curren, Rodger D.
    Poth, Albrecht
    Raabe, Hans A.
    VALIDATION OF ALTERNATIVE METHODS FOR TOXICITY TESTING, 2016, 856 : 189 - 203