Implementation of Monotonicity Testing Utilizing On Chip Resources for Test Time Reduction

被引:0
|
作者
Hemanthkumar, V [1 ]
机构
[1] Infineon Technol, Neubiberg, Germany
关键词
TTR; PSoC; Hybrid BIST; MAGNUM1 NEXTEST ATE; Monotonicity; BIST;
D O I
10.1109/ITCINDIA202255192.2022.9854772
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Programmable System on Chip (PSoC) devices coming in to the market in recent times does possess basic elements such as configurable op-amps, counters, multiplexers, onchip capacitors, switch matrix, Advanced High-performance Bus (AHB) etc. This paper presents an implementation to test monotonic parameters of SoC utilizing available hybrid bist options and thus reducing the overhead on Automated Testing Equipment (ATE) which has accounted for Test Time Reduction (TTR). This method has been verified on one of PSoC devices at both wafer (110 units) and package (3 units) level using MAGNUM1 NEXTEST ATE and found that test time has reduced by 28.31% compared to its traditional implementation of measuring voltage for each monotonic code.
引用
收藏
页数:6
相关论文
共 50 条
  • [21] Achieving on-chip fault-tolerance utilizing BIST resources
    Mediratta, Sumit Dharampal
    Draper, Jeffrey
    WSEAS Transactions on Circuits and Systems, 2006, 5 (12): : 1726 - 1733
  • [22] Monotonicity Imaging in Eddy Current Testing and Extraction of Time Constants
    Su, Zhiyi
    Giovinco, Gaspare
    Udpa, Lalita
    Udpa, Satish
    Tamburrino, Antonello
    ELECTROMAGNETIC NONDESTRUCTIVE EVALUATION (XX), 2017, 42 : 236 - 244
  • [23] An implementation for test-time reduction in VLIW transport-triggered architectures
    Zivkovic, VA
    Tangelder, RJWT
    Kerkhoff, HG
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 203 - 212
  • [24] An Implementation for Test-Time Reduction in VLIW Transport-Triggered Architectures
    V.A. Zivkovic
    R.J.W.T. Tangelder
    H.G. Kerkhoff
    Journal of Electronic Testing, 2002, 18 : 203 - 212
  • [25] Test Time Reduction in Automated Test Equipment (ATE)-Based Mechanism of Network-on-Chip Communication Infrastructure
    Soleymani, Mona
    Reshadi, Midia
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2015, 40 (11) : 3197 - 3209
  • [26] An implementation for test-time reduction in VLIW transport-triggered architectures
    Zivkovic, VA
    Tangelder, RJWT
    Kerkhoff, HG
    ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 106 - 113
  • [27] Test Time Reduction in Automated Test Equipment (ATE)-Based Mechanism of Network-on-Chip Communication Infrastructure
    Mona Soleymani
    Midia Reshadi
    Arabian Journal for Science and Engineering, 2015, 40 : 3197 - 3209
  • [28] REDUCTION IN TRANSFER TIME TO PERIPHERAL CHIP
    BENDELI, A
    ELECTRONIC ENGINEERING, 1983, 55 (683): : 38 - &
  • [29] Algorithm Based Adaptive Parametric Testing for Outlier Detection and Test Time Reduction
    Katragadda, Veenadhar
    Muthee, Martin
    Gasasira, Arthur
    Seelmann, Frank
    Liao, Jiun-Hsin
    PROCEEDINGS OF THE 2018 IEEE INTERNATIONAL CONFERENCE ON MICROELECTRONIC TEST STRUCTURES (ICMTS), 2018, : 142 - 146
  • [30] Adaptive encoding scheme for test volume/time reduction in SoC scan testing
    Lin, SP
    Lee, CL
    Chen, JE
    14TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2005, : 324 - 329