Implementation of Monotonicity Testing Utilizing On Chip Resources for Test Time Reduction

被引:0
|
作者
Hemanthkumar, V [1 ]
机构
[1] Infineon Technol, Neubiberg, Germany
关键词
TTR; PSoC; Hybrid BIST; MAGNUM1 NEXTEST ATE; Monotonicity; BIST;
D O I
10.1109/ITCINDIA202255192.2022.9854772
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Programmable System on Chip (PSoC) devices coming in to the market in recent times does possess basic elements such as configurable op-amps, counters, multiplexers, onchip capacitors, switch matrix, Advanced High-performance Bus (AHB) etc. This paper presents an implementation to test monotonic parameters of SoC utilizing available hybrid bist options and thus reducing the overhead on Automated Testing Equipment (ATE) which has accounted for Test Time Reduction (TTR). This method has been verified on one of PSoC devices at both wafer (110 units) and package (3 units) level using MAGNUM1 NEXTEST ATE and found that test time has reduced by 28.31% compared to its traditional implementation of measuring voltage for each monotonic code.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] Utilizing On-chip Resources for Testing Embedded Mixed-signal Cores
    Wegener, Carsten
    Mattes, Heinz
    Kirmser, Stephane
    Demmerle, Frank
    Sattler, Sebastian
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2009, 25 (06): : 301 - 308
  • [2] Utilizing On-chip Resources for Testing Embedded Mixed-signal Cores
    Carsten Wegener
    Heinz Mattes
    Stephane Kirmser
    Frank Demmerle
    Sebastian Sattler
    Journal of Electronic Testing, 2009, 25 : 301 - 308
  • [3] Concurrent built-in self-testing under the constraint of shared test resources and its test time reduction
    Goh, S. H.
    Chan, Y. H.
    Lin, Zhao
    Lam, Jeffrey
    INTEGRATION-THE VLSI JOURNAL, 2017, 59 : 198 - 205
  • [4] Test time reduction for IDDQ testing by arranging test vectors
    Yotsuyanagi, H
    Hashizume, M
    Tamesada, T
    PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, : 423 - 428
  • [5] Test sequence generation for test time reduction of IDDQ testing
    Yotsuyanagi, H
    Hashizume, M
    Tamesada, T
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2004, E87D (03): : 537 - 543
  • [6] TEST TIME REDUCTION THROUGH OPTIMAL DEGRADATION TESTING
    Yang, Guangbin
    INTERNATIONAL JOURNAL OF RELIABILITY QUALITY & SAFETY ENGINEERING, 2010, 17 (05): : 495 - 503
  • [7] A methodology for test time reduction in rubber part testing
    Steinweger, T
    Flamm, M
    Weltin, U
    CONSTITUTIVE MODELS FOR RUBBER III, 2003, : 27 - 32
  • [8] Test Time Reduction for Nonlinearity Error Testing of Digital Potentiometer
    Batin, Kevin Rowel A.
    Magwili, Glenn, V
    Valiente, Flordeliza L.
    2020 IEEE 12TH INTERNATIONAL CONFERENCE ON HUMANOID, NANOTECHNOLOGY, INFORMATION TECHNOLOGY, COMMUNICATION AND CONTROL, ENVIRONMENT, AND MANAGEMENT (HNICEM), 2020,
  • [9] On Test Time Reduction Using Pattern Overlapping, Broadcasting and On-Chip Decompression
    Chloupek, Martin
    Novak, Ondrej
    Jenicek, Jiri
    2012 IEEE 15TH INTERNATIONAL SYMPOSIUM ON DESIGN AND DIAGNOSTICS OF ELECTRONIC CIRCUITS & SYSTEMS (DDECS), 2012, : 300 - 305
  • [10] On-chip fault-tolerance utilizing BIST resources
    Mediratta, Sumit Dharampal
    Draper, Jeffrey
    IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, 2006, : 254 - +