MD: Minimal path-based Fault-Tolerant Routing in On-Chip Networks

被引:0
|
作者
Ebrahimi, Masoumeh [1 ]
Daneshtalab, Masoud [1 ]
Plosila, Juha [1 ]
Mehdipour, Farhad [2 ]
机构
[1] Univ Turku, Dept Informat Technol, Turku, Finland
[2] Kyushu Univ, E JUST Ctr, Fukuoka, Japan
关键词
ALGORITHM; PROTOCOL;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The communication requirements of many-core embedded systems are convened by the emerging Network-on-Chip (NoC) paradigm. As on-chip communication reliability is a crucial factor in many-core systems, the NoC paradigm should address the reliability issues. Using fault-tolerant routing algorithms to reroute packets around faulty regions will increase the packet latency and create congestion around the faulty region. On the other hand, the performance of NoC is highly affected by the network congestion. Congestion in the network can increase the delay of packets to route from a source to a destination, so it should be avoided. In this paper, a minimal and defect-resilient (MD) routing algorithm is proposed in order to route packets adaptively through the shortest paths in the presence of a faulty link, as long as a path exists. To avoid congestion, output channels can be adaptively chosen whenever the distance from the current to destination node is greater than one hop along both directions. In addition, an analytical model is presented to evaluate MD for two-faulty cases.
引用
收藏
页码:35 / 40
页数:6
相关论文
共 50 条
  • [1] Adaptive Stochastic Routing in Fault-tolerant On-chip Networks
    Song, Wei
    Edwards, Doug
    Nunez-Yanez, Jose Luis
    Dasgupta, Sohini
    [J]. 2009 3RD ACM/IEEE INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP, 2009, : 32 - +
  • [2] A Fault-Tolerant Routing Algorithm Design for On-Chip Optical Networks
    Xiang, Dong
    Zhang, Yan
    Shan, Shuchang
    Xu, Yi
    [J]. 2013 IEEE 32ND INTERNATIONAL SYMPOSIUM ON RELIABLE DISTRIBUTED SYSTEMS (SRDS 2013), 2013, : 1 - 9
  • [3] Adaptive routing strategies for fault-tolerant on-chip networks in dynamically reconfigurable systems
    Nunez-Yanez, J. L.
    Edwards, D.
    Coppola, A. M.
    [J]. IET COMPUTERS AND DIGITAL TECHNIQUES, 2008, 2 (03): : 184 - 198
  • [4] Networks-on-chip: The quest for on-chip fault-tolerant communication
    Marculescu, R
    [J]. ISVLSI 2003: IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: NEW TRENDS AND TECHNOLOGIES FOR VLSI SYSTEMS DESIGN, 2003, : 8 - 12
  • [5] Fault-Tolerant Routing Methodology for Networks-on-Chip
    Savva, S.
    [J]. 2017 27TH INTERNATIONAL SYMPOSIUM ON POWER AND TIMING MODELING, OPTIMIZATION AND SIMULATION (PATMOS), 2017,
  • [6] Graceful Fault-tolerant On-chip Spike Routing Algorithm for Mesh-based Spiking Neural Networks
    Vu, The H.
    Murakami, Yuji
    Ben Abdallah, Abderazek
    [J]. 2019 2ND INTERNATIONAL CONFERENCE ON INTELLIGENT AUTONOMOUS SYSTEMS (ICOIAS 2019), 2019, : 76 - 80
  • [7] Shortest path routing and fault-tolerant routing on de Bruijn networks
    Mao, JW
    Yang, CB
    [J]. NETWORKS, 2000, 35 (03) : 207 - 215
  • [8] Fault-tolerant routing approach for reconfigurable networks-on-chip
    Rantala, Pekka
    Lehtonen, Teijo
    Isoaho, Jouni
    Plosila, Juha
    [J]. 2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 107 - +
  • [9] Fault-tolerant Routing for On-chip Network Without Using Virtual Channels
    Ren, Pengju
    Meng, Qingxin
    Ren, Xiaowei
    Zheng, Nanning
    [J]. 2014 51ST ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2014,
  • [10] Reconfigurable Distributed Fault Tolerant Routing Algorithm for On-Chip Networks
    Kumar, Manoj
    Pankaj
    Laxmi, Vijay
    Gaur, Manoj Singh
    Ko, Seok-Bum
    [J]. PROCEEDINGS OF THE 2013 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFTS), 2013, : 290 - 295