A new architecture for the 2-D discrete wavelet transform

被引:0
|
作者
Truong, TK
Hung, KC
Huang, YJ
Tseng, YS
机构
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To derive adequate octave band components for perfect reconstruction in the inverse 2-D discrete wavelet transform (DWT) process, this paper presents a new VLSI architecture for 2-D DWT implementation by using the periodized wavelets and considering the separable case. The principal idea of the architecture design is based on the concept of batch processing. The batch processing design method can make the boundary data be easily handled and provide easier controller design than the interleaving techniques. The latency of the architecture is 1. An example of using the l = 4, l denote filter length, is illustrated. The architecture can be easily expanded to a general case of the 2-D DWT including different filter length and arbitrary terminate decomposition level. The overall architecture has been successfully simulated with 14 data bits of Verilog behavioral model simulation to confirm the feasibility.
引用
收藏
页码:481 / 484
页数:4
相关论文
共 50 条
  • [1] A scalable architecture for 2-D discrete wavelet transform
    Limqueco, JC
    Bayoumi, MA
    [J]. VLSI SIGNAL PROCESSING, IX, 1996, : 369 - 377
  • [2] An efficient architecture for the 2-D biorthogonal discrete wavelet transform
    McCanny, P
    Masud, S
    McCanny, J
    [J]. 2001 INTERNATIONAL CONFERENCE ON IMAGE PROCESSING, VOL III, PROCEEDINGS, 2001, : 314 - 317
  • [3] A programmable VLSI architecture for 2-D discrete wavelet transform
    Chen, CY
    Yang, ZL
    Wang, TC
    Chen, LG
    [J]. ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL I: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 619 - 622
  • [4] A VLSI architecture for separable 2-D Discrete Wavelet Transform
    Limqueco, JC
    Bayoumi, MA
    [J]. JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 1998, 18 (02): : 125 - 140
  • [5] A novel VLSI architecture for 2-d discrete wavelet transform
    Liu Hong-jin
    Shao Yang
    He Xing
    Zhang Tie-jun
    Wang Dong-hui
    Hou Chao-huan
    [J]. ASICON 2007: 2007 7TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2007, : 40 - 43
  • [6] A Vlsi Architecture for Separable 2-D Discrete Wavelet Transform
    Jimmy C. Limqueco
    Magdy A. Bayoumi
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 1998, 18 : 125 - 140
  • [7] Memory-Efficient Architecture of 2-D Discrete Wavelet Transform
    Hao, Yazhe
    Zhang, Yuan
    Zhang, Wei
    [J]. Hsi-An Chiao Tung Ta Hsueh/Journal of Xi'an Jiaotong University, 2022, 56 (01): : 177 - 183
  • [8] A Programmable Parallel VLSI Architecture for 2-D Discrete Wavelet Transform
    Chien-Yu Chen
    Zhong-Lan Yang
    Tu-Chih Wang
    Liang-Gee Chen
    [J]. Journal of VLSI signal processing systems for signal, image and video technology, 2001, 28 : 151 - 163
  • [9] A distributed memory and control architecture for 2-D discrete wavelet transform
    Singh, J
    Antoniou, A
    Shpak, DJ
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3: ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, : 387 - 390
  • [10] A novel efficient VLSI architecture of 2-D discrete wavelet transform
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    Lai, Chih-Hung
    Shan, Tai-An
    [J]. 2008 FOURTH INTERNATIONAL CONFERENCE ON INTELLIGENT INFORMATION HIDING AND MULTIMEDIA SIGNAL PROCESSING, PROCEEDINGS, 2008, : 647 - 650