Low-voltage low-power adaptive biased high-efficiency integrated amplifiers

被引:0
|
作者
Ferri, G [1 ]
机构
[1] Univ Aquila, Dipartimento Ingn Elettr, I-67040 Laquila, Italy
关键词
D O I
10.1109/ICECS.2001.957506
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The principle and application of a novel adaptive biasing topology which reduce the stand-by power dissipation without affecting the transient performance of low-power amplifiers and buffers is presented. The basic adaptive circuit gives a current dependent on the applied input differential voltage. The differential sensitivity can be improved by introducing a very small biasing current, to compensate transistor threshold voltage, whose value can be set according to the transient performance constraints. The proposed topology, in both bipolar and CMOS technologies, can be utilized in the design of high-efficient low-voltage low-power operational amplifiers, for the biasing of both the input stage (to increase dynamically the input source current) and the output stage (to control and limit the output current). The designed amplifiers show a very good behaviour, in terms of efficiency factor, when compared with other adaptive circuits in literature. Simulation results and measurements on a chip prototype are finally presented.
引用
收藏
页码:1529 / 1532
页数:4
相关论文
共 50 条
  • [41] An Ultra Low-Voltage Ultra Low-Power Memristor
    Yener, Suayb Cagri
    Uygur, Atilla
    Kuntman, H. Hakan
    [J]. 2015 9TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONICS ENGINEERING (ELECO), 2015, : 174 - 178
  • [42] A LOW-POWER LOW-VOLTAGE BANDGAP REFERENCE IN CMOS
    Sun, Na
    Sobot, Robert
    [J]. 2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,
  • [43] Design Techniques for Low-Power and Low-Voltage Bandgaps
    Barteselli, Edoardo
    Sant, Luca
    Gaggl, Richard
    Baschirotto, Andrea
    [J]. ELECTRICITY, 2021, 2 (03): : 271 - 284
  • [44] Low-voltage low-power CMOS current conveyors
    Elwan, HO
    Soliman, AM
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1997, 44 (09): : 828 - 835
  • [45] Low-power and low-voltage D-latch
    Nanyang Technological Univ, Singapore, Singapore
    [J]. Electron Lett, 7 (641-642):
  • [46] A low-voltage, low-power CMOS delay element
    Kim, G
    Kim, MK
    Chang, BS
    Kim, W
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (07) : 966 - 971
  • [47] Low-power, low-voltage ADC is 0.05% linear
    Wettroth, J
    [J]. EDN, 1997, 42 (13) : 99 - 100
  • [48] MOSFET TECHNOLOGY FOR LOW-VOLTAGE LOW-POWER APPLICATIONS
    FOTY, DP
    NOWAK, EJ
    [J]. IEEE MICRO, 1994, 14 (03) : 68 - 77
  • [49] LOW-VOLTAGE AND LOW-POWER ULSI CIRCUIT TECHNIQUES
    AOKI, M
    ITOH, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1994, E77C (08) : 1351 - 1360
  • [50] Design of CMOS filter with low-voltage and low-power
    Li, ST
    Wu, J
    He, YG
    [J]. ICEMI '97 - CONFERENCE PROCEEDINGS: THIRD INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, 1997, : 447 - 450