Chip on Board (COB) Versus Board on Chip (BOC) Memory Packages

被引:0
|
作者
Hui, Chong Chin [1 ]
Chie, Wang Ai [1 ]
机构
[1] Micron Semicond Asia Pte Ltd, Singapore 757432, Singapore
关键词
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Due to intense competition in the consumer electronics landscape, especially in the mobile communication products sector, new memory products (both DRAM and NAND Flash) must meet higher speed requirements, be packaged in smaller form factors, and achieve higher densities. Therefore, the most common package types-board on chip (BOC) for DRAM and chip on board (COB) for NAND Flash-must be analyzed to determine whether they can meet current and future packaging challenges. The components of COB and BOC substrates that are being studied are traces, bond fingers, the number of metal layers, and vias. Based on the trends of these substrate components, future substrates will be required to have at least two metal layers (BOC in particular), utilize narrower bond finger pitches, be thinner than 0.13mm, and have vias with via land/drill hole sizes of less than 220 mu m/100 mu m. Further work must be performed to determine the minimum required trace width value based on the existing warpage specifications as well as the minimum required bond finger pitch as a function of die length.
引用
收藏
页码:731 / 735
页数:5
相关论文
共 50 条
  • [1] Thermal analysis of a chip on board (COB)
    DeMoerloose, J
    Temmerman, W
    THIRTEENTH ANNUAL IEEE SEMICONDUCTOR THERMAL MEASUREMENT AND MANAGEMENT SYMPOSIUM, PROCEEDINGS 1997, 1997, : 112 - 118
  • [2] 3D packaging - Combining chip on chip (COC) and chip on board (COB) packages - Process and design considerations
    Ganasan, JR
    47TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 1997 PROCEEDINGS, 1997, : 1210 - 1213
  • [3] Board level reliability of chip scale packages
    Hung, SC
    Zheng, PJ
    Chen, HN
    Lee, SC
    Lee, JJ
    1999 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, PROCEEDINGS, 1999, 3906 : 571 - 580
  • [4] Board level reliability of chip scale packages
    Wang, ZP
    Tan, YM
    Chua, KM
    1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 513 - 518
  • [5] Chip on chip (COC) and chip on board (COB) assembly on flex rigid printed circuit assemblies
    Ganasan, Jaya R.
    Proceedings - Electronic Components and Technology Conference, 1999, : 174 - 176
  • [6] Chip on chip (COC) and chip on board (COB) assembly on flex rigid printed circuit assemblies
    Ganasan, JR
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2000, 23 (01): : 28 - 31
  • [7] Chip on Chip (COC) and Chip on Board (COB) assembly on flex rigid printed circuit assemblies
    Ganasan, JR
    49TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1999 PROCEEDINGS, 1999, : 174 - 176
  • [8] Board level reliability assessment of chip scale packages
    Wang, ZP
    Tan, YM
    Chua, KM
    MICROELECTRONICS RELIABILITY, 1999, 39 (09) : 1351 - 1356
  • [9] Complete stress state measurements in chip on board packages
    Zou, Y
    Suhling, JC
    Johnson, RW
    Jaeger, RC
    1998 INTERNATIONAL CONFERENCE ON MULTICHIP MODULES AND HIGH DENSITY PACKAGING, PROCEEDINGS, 1998, : 405 - 415
  • [10] Study of the electrical performance of chip-on-board (COB) devices
    Suthiwongsunthorn, N
    Kilbey, N
    Cordery, A
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2003, 26 (03): : 503 - 508