An efficient hardware implementation of parallel EBCOT algorithm for JPEG 2000

被引:3
|
作者
Saidani, Taoufik [1 ]
Atri, Mohamed [1 ]
Khriji, Lazhar [2 ]
Tourki, Rached [1 ]
机构
[1] Monastir Univ, Fac Sci, Elect & Microelect Lab, Monastir, Tunisia
[2] Sultan Qaboos Univ, Dept Elect & Comp Engn, Muscat, Oman
关键词
JPEG; 2000; EBCOT algorithm; Bit-plane coding; VHDL; FPGA implementation; ARCHITECTURE; JPEG-2000; ENCODER;
D O I
10.1007/s11554-013-0322-9
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
With the augmentation in multimedia technology, demand for high-speed real-time image compression systems has also increased. JPEG 2000 still image compression standard is developed to accommodate such application requirements. Embedded block coding with optimal truncation (EBCOT) is an essential and computationally very demanding part of the compression process of JPEG 2000 image compression standard. Various applications, such as satellite imagery, medical imaging, digital cinema, and others, require high speed and performance EBCOT architecture. In JPEG 2000 standard, the context formation block of EBCOT tier-1 contains high complexity computation and also becomes the bottleneck in this system. In this paper, we propose a fast and efficient VLSI hardware architecture design of context formation for EBCOT tier-1. A high-speed parallel bit-plane coding (BPC) hardware architecture for the EBCOT module in JPEG 2000 is proposed and implemented. Experimental results show that our design outperforms well-known techniques with respect to the processing time. It can reach 70 % reduction when compared to bit plane sequential processing.
引用
收藏
页码:63 / 74
页数:12
相关论文
共 50 条
  • [1] An efficient hardware implementation of parallel EBCOT algorithm for JPEG 2000
    Taoufik Saidani
    Mohamed Atri
    Lazhar Khriji
    Rached Tourki
    [J]. Journal of Real-Time Image Processing, 2016, 11 : 63 - 74
  • [2] Efficient pass-parallel architecture for EBCOT in JPEG2000
    Chiang, JS
    Lin, YS
    Hsieh, CY
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 773 - 776
  • [3] Analysis of EBCOT decoding algorithm and its VLSI implementation for JPEG 2000
    Chen, HH
    Lian, CJ
    Chang, TH
    Chen, LG
    [J]. 2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 329 - 332
  • [4] A Fully Parallel, High-Speed BPC Hardware Architecture for the EBCOT in JPEG 2000
    Woo, Dong-Hwi
    Bae, Kyeong-Ryeol
    Son, Hyeon-Sic
    Ok, Seung-Ho
    Lee, Yong Hwan
    Moon, Byungin
    [J]. COMMUNICATION AND NETWORKING, PT II, 2010, 120 : 343 - +
  • [5] A novel efficient rate control algorithm for hardware implementation in JPEG2000
    Aminlou, A
    Fatemi, O
    [J]. 2005 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH, AND SIGNAL PROCESSING, VOLS 1-5: SPEECH PROCESSING, 2005, : 21 - 24
  • [6] Efficient JPEG2000 EBCOT Context Modeling for Massively Parallel Architectures
    Matela, Jiri
    Rusnak, Vit
    Holub, Petr
    [J]. 2011 DATA COMPRESSION CONFERENCE (DCC), 2011, : 423 - 432
  • [7] Efficient interfacing of DWT and EBCOT in JPEG2000
    Gupta, Amit Kumar
    Nooshabadi, Saeid
    Taubman, David
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 2008, 18 (05) : 687 - 693
  • [8] An efficient hardware implementation of MQ decoder of the JPEG2000
    Horrigue, Layla
    Saidani, Taoufik
    Ghodhbani, Refka
    Dubois, Julien
    Miteran, Johel
    Atri, Mohamed
    [J]. MICROPROCESSORS AND MICROSYSTEMS, 2014, 38 (07) : 659 - 668
  • [9] A cycle-efficient sample-parallel EBCOT architecture for JPEG2000 encoder
    Xing, Z
    Ye, Y
    Xing, Q
    Tao, W
    Shen, HB
    [J]. PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON INTELLIGENT MULTIMEDIA, VIDEO AND SPEECH PROCESSING, 2004, : 386 - 389
  • [10] High efficiency EBCOT with parallel coding architecture for JPEG2000
    Chiang, Jen-Shiun
    Chang, Chun-Hau
    Hsieh, Chang-Yo
    Hsia, Chih-Hsien
    [J]. EURASIP JOURNAL ON APPLIED SIGNAL PROCESSING, 2006, 2006 (1)